首页>TLV320AIC15IDBT.A>规格书详情

TLV320AIC15IDBT.A中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

TLV320AIC15IDBT.A

功能描述

SMARTDM™ Low-Power, Low-Voltage, 1.1-V to 3.6-V 1/0, 16-Bit, 26-KSPS Codec

丝印标识

320AIC15I

封装外壳

TSSOP

文件大小

684.32 Kbytes

页面数量

56

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-13 14:37:00

人工找货

TLV320AIC15IDBT.A价格和库存,欢迎联系客服免费人工找货

TLV320AIC15IDBT.A规格书详情

1.1 Description

The TLV320AIC15 implements the smart time division multiplexed serial port (SMARTDM). This is TI’s design

innovation to optimize DSP performance with its most advanced synchronous serial port in TDM format for glue-free

interface to popular DSPs (i.e., C5x, C6x) and microcontrollers. The SMARTDM supports both continuous data

transfer mode and on-the-fly reconfiguration programming mode. SMARTDM maximizes the bandwidth of data

transfer between the TLV320AIC15 DSP codec and the DSP. In normal operation, it automatically detects the number

of codecs in the serial interface and adjusts the number of time slots to match the number of codecs so that no time

slot in the TDM frame is wasted. In the turbo mode, it maintains the same number of time slots but maximizes the

bit transferred rate to 25 MHz to give the DSP more bandwidth to process other tasks in the same sampling period.

The SMARTDM technology allows up to 16 codecs to share a single 4-wire serial bus.

The TLV320AIC15 also provides a flexible host port. The host port interface is a two-wire serial interface that can be

programmed to be either an industrial standard I2C or a simple S2C (start-stop communication protocol).

The TLV320AIC15 also integrates all of the critical functions needed for most voice-band applications including MIC

preamp, handset/headset preamps, antialiasing filter (AAF), input/output programmable gain amplifier (PGA), and

selectable low-pass IIR/FIR filters.

The TLV320AIC15 implements an extensive power management; including device power-down, independent

software control for turning off ADC, DAC, op-amps, and IIR/FIR filter (bypassable) to maximize system power

conservation. The TLV320AIC15 consumes only 10 mW at 3 V.

The TLV320AIC15’s low power operation from 2.7-V to 3.6-V for analog and I/O and 1.65 V to 1.95 V for digital core

power supplies, along with extensive power management, make it ideal for portable applications including wireless

accessories, hands free car kits, VOIP, cable modem, and speech processing. Its low group delay characteristic

makes it suitable for single or multichannel active control applications.

The wide range of low-voltage I/O (1.1 V–3.6 V) enables the AIC15 to interface with a single power supply, or with

dual power supplies for mixed low-voltage DSP systems such as the TMS320UC54x. This feature eliminates the

need for external level-shifting and reduces power consumption.

The TLV320AIC15 is characterized for commercial operation from 0°C to 70°C and industrial operation from –40°C

to 85°C.

1.2 Features

• C54x Software Driver Available

• 16-Bit Oversampling Sigma-Delta A/D Converter

• 16-Bit Oversampling Sigma-Delta D/A Converter

• Support Maximum Master Clock of 100 MHz to Allow DSPs Output Clock to Be Used as Master Clock

• Selectable FIR/IIR Filter With Bypassing Option

• Programmable Sampling Rate up to:

– Max 26 KSPS With On-Chip IIR/FIR Filter

– Max 104 KSPS With IIR/FIR Bypassed

• On-Chip FIR Produced 84-dB SNR for ADC and 91-dB SNR for DAC Over 13-kHz BW

• External DSPs IIR/FIR for a Final Sampling Rate of 8 Ksps (IIR/FIR Bypassed) Produced 87-dB SNR for

ADC and 92-dB SNR for DAC.

• Smart Time Division Multiplexed Serial Port (SMARTDM)

– Glueless 4-Wire Interface to DSP

– Automatic Cascade Detection (ACD) Self-Generates Master/Slave Device Addresses

– Programming Mode to Allow On-the-Fly Reconfiguration

– Continuous Data Transfer Mode to Support DSP’s DMA/Autobuffering Mode

– Turbo Mode to Maximize Bit Clock for Faster Data Transfer and Higher Data Bandwidth

– Total Number of Time Slots Dynamically Proportional to Number of Codecs in the Cascade to Eliminate

Unused Time Slots and Optimize DSP Memory Allocation

– Allows up to 16 Codecs to Be Connected to a Single Serial Port

• Host Port

– 2-Wire Interface

– Selectable I2C or S2C

• Differential and Single-Ended Analog Input/Output

• Built-In Functions:

– Sidetone

– Antialiasing Filter (AAF)

– Programmable Input and Output Gain Control (PGA)

– Microphone Amplifiers

– Power Management With Hardware/Software Power-Down Modes 30 μW

• Separate Software Control for ADC and DAC Power Down

• Fully Compatible With TI C54x DSP Power Supplies

– 1.65-V–1.95-V Digital Core Power

– 1.1-V–3.6-V Digital I/O

– 2.7-V–3.6-V Analog

• Power Dissipation (PD) 10 mW at 3 V in Standard Operation

• Internal Reference Voltage (Vref)

• 2s Complement Data Format

• Test Mode Which Includes Digital Loopback and Analog Loopback

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
QFP
1005
优势库存
询价
TI
24+
QFN32
1000
决对房间现货
询价
TI
25+
QFN32
4500
全新原装、诚信经营、公司现货销售!
询价
TI
23+
N/A
7560
原厂原装
询价
Texas Instruments
25+
30-TFSOP(0.173 4.40mm 宽)
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
询价
TI
22+
30TSSOP
9000
原厂渠道,现货配单
询价
TI
25+
QFP
2685
原装优势!自家现货供应!欢迎来电!
询价
TI
25+
QFN32
4690
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
TI
2025+
TSSOP30
4845
全新原厂原装产品、公司现货销售
询价
TI
25+
QFN32
3320
全新现货
询价