首页>TLV320AIC13C>规格书详情
TLV320AIC13C集成电路(IC)的编解码器规格书PDF中文资料

厂商型号 |
TLV320AIC13C |
参数属性 | TLV320AIC13C 封装/外壳为30-TFSOP(0.173",4.40mm 宽);包装为托盘;类别为集成电路(IC)的编解码器;产品描述:IC SGL CH CODEC LP LV 30-TSSOP |
功能描述 | SMARTDM™ Low-Power, Low-Voltage, 1.1-V to 3.6-V 1/0, 16-Bit, 26-KSPS Codec |
封装外壳 | 30-TFSOP(0.173",4.40mm 宽) |
文件大小 |
693.16 Kbytes |
页面数量 |
56 页 |
生产厂商 | TI |
中文名称 | 德州仪器 |
网址 | |
数据手册 | |
更新时间 | 2025-10-12 22:59:00 |
人工找货 | TLV320AIC13C价格和库存,欢迎联系客服免费人工找货 |
TLV320AIC13C规格书详情
1.1 Description
The TLV320AIC13 implements the smart time division multiplexed serial port (SMARTDM). This design innovation
optimizes the DSP performance with an advanced synchronous serial port in TDM format for glue-free interface to
popular DSPs (i.e., C5x, C6x) and microcontrollers. The SMARTDM supports both continuous data transfer mode
and on-the-fly reconfiguration programming mode. The advantage of SMARTDM is to maximize the bandwidth of
data transfer between the TLV320AIC13 DSP codec and the DSP. In normal operation, it automatically detects the
number of codecs in the serial interface and adjusts the number of time slots to match the number of codecs so that
no time slot in the TDM frame is wasted. In the turbo mode, it maintains the same number of time slots but maximizes
the bit transferred rate to 25 MHz to give the DSP more bandwidth to process other tasks in the same sampling period.
The SMARTDM technology allows up to 16 codec to share a single 4-wire serial bus.
The TLV320AIC13 also provides a flexible host port. The host port interface is a two-wire serial interface that can be
programmed to be either an industrial standard I2C or a simple S2C (start-stop communication protocol).
The TLV320AIC13 also integrates all of the critical functions needed for most voice-band applications including MIC
preamp, handset/headset preamps, antialiasing filter (AAF), input/output programmable gain amplifier (PGA), and
selectable low-pass IIR/FIR filters.
The TLV320AIC13 implements an extensive power management; including device power-down, independent
software control for turning off ADC, DAC, op-amps, and IIR/FIR filter (bypassable) to maximize system power
conservation. The TLV320AIC13 consumes only 10 mW at 3 V without 16-Ω drivers.
The TLV320AIC13’s low power operation from 2.7-V to 3.6-V for analog and I/O and 1.65 V to 1.95 for digital core
power supplies, along with extensive power management, make it ideal for portable applications including wireless
accessories, hands free car kits, VOIP, cable modem, and speech processing. Its low group delay characteristic
makes it suitable for single or multichannel active control applications.
The wide range of low-voltage I/O (1.1 V–3.6 V) enables the AIC13 to interface with a single power supply, or with
dual power supplies for mixed low-voltage DSP systems such as the TMS320UC54x. This feature eliminates the
need for external level-shifting and reduces power consumption
The TLV320AIC13 is characterized for commercial operation from 0°C to 70°C and industrial operation from –40°C
to 85°C.
1.2 Features
• C54x Software Driver Available
• 16-Bit Oversampling Sigma-Delta A/D Converter
• 16-Bit Oversampling Sigma-Delta D/A Converter
• Support Maximum Master Clock of 100 MHz to Allow DSPs Output Clock to Be Used as Master Clock
• Selectable FIR/IIR Filter With Bypassing Option
• Programmable Sampling Rate up to:
– Max 26 KSPS With On-Chip IIR/FIR Filter
– Max 104 KSPS With IIR/FIR Bypassed
• On-Chip FIR Produced 84-dB SNR for ADC and 91-dB SNR for DAC Over 13-kHz BW
• External DSPs IIR/FIR for a Final Sampling Rate of 8 Ksps (IIR/FIR Bypassed) Produced 87-dB SNR for
ADC and 92-dB SNR for DAC.
• Smart Time Division Multiplexed Serial Port (SMARTDM)
– Glueless 4-Wire Interface to DSP
– Automatic Cascade Detection (ACD) Self-Generates Master/Slave Device Addresses
– Programming Mode to Allow On-the-Fly Reconfiguration
– Continuous Data Transfer Mode to Support DSP’s DMA/Autobuffering Mode
– Turbo Mode to Maximize Bit Clock for Faster Data Transfer and Higher Data Bandwidth
– Total Number of Time Slots Dynamically Proportional to Number of Codecs in the Cascade to Eliminate
Unused Time Slots and Optimize DSP Memory Allocation
– Allows up to 16 Codecs to Be Connected to a Single Serial Port
• Host Port
– 2-Wire Interface
– Selectable I2C or S2C
• Differential and Single-Ended Analog Input/Output
• Built-In Functions:
– Sidetone
– Antialiasing Filter (AAF)
– Programmable Input and Output Gain Control (PGA)
– Microphone/Handset/Headset Amplifiers
– Power Management With Hardware/Software Power-Down Modes 30 μW
• Separate Software Control for ADC and DAC Power Down
• Fully Compatible With TI C54x DSP Power Supplies
– 1.65-V–1.95-V Digital Core Power
– 1.1-V–3.6-V Digital I/O
– 2.7-V–3.6-V Analog
• Power Dissipation (PD) 10 mW at 3 V in Standard Operation
• Internal Reference Voltage (Vref)
• 2s Complement Data Format
• Test Mode Which Includes Digital Loopback and Analog Loopback
产品属性
- 产品编号:
TLV320AIC13CDBTR
- 制造商:
Texas Instruments
- 类别:
集成电路(IC) > 编解码器
- 包装:
托盘
- 类型:
声带
- 数据接口:
串行
- 分辨率(位):
16 b
- ADC/DAC 数:
1 / 1
- 三角积分:
是
- 信噪比,ADC/DAC (db)(典型值):
88 / 92
- 动态范围,ADC/DAC (db) 典型值:
85 / 92
- 电压 - 供电,模拟:
2.7V ~ 3.6V
- 电压 - 供电,数字:
1.65V ~ 1.95V
- 工作温度:
0°C ~ 70°C
- 安装类型:
表面贴装型
- 封装/外壳:
30-TFSOP(0.173",4.40mm 宽)
- 供应商器件封装:
30-TSSOP
- 描述:
IC SGL CH CODEC LP LV 30-TSSOP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
TSSOP30 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI |
2025+ |
TSSOP-30 |
16000 |
原装优势绝对有货 |
询价 | ||
TI/德州仪器 |
2450+ |
NA |
9850 |
只做原厂原装正品现货或订货假一赔十! |
询价 | ||
TexasInstruments |
18+ |
ICSGLCHCODECLPLV30-TSSOP |
6800 |
公司原装现货/欢迎来电咨询! |
询价 | ||
TEXAS INSTRUMENTS |
2022+ |
原厂原包装 |
8600 |
全新原装 支持表配单 中国著名电子元器件独立分销 |
询价 | ||
TI(德州仪器) |
25+ |
TSSOP-30 |
500000 |
源自原厂成本,高价回收工厂呆滞 |
询价 | ||
TI |
16+ |
TSSOP |
10000 |
原装正品 |
询价 | ||
TI |
24+ |
XCEPT |
6000 |
进口原装正品假一赔十,货期7-10天 |
询价 | ||
TI |
23+ |
N/A |
7560 |
原厂原装 |
询价 | ||
TI |
25+ |
TSSOP30 |
72 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 |