首页>TDRV004-SW-95>规格书详情

TDRV004-SW-95中文资料TEWS数据手册PDF规格书

TDRV004-SW-95
厂商型号

TDRV004-SW-95

功能描述

Reconfigurable FPGA with TTL/Differential I/O to PIM Module Slot

文件大小

125.86 Kbytes

页面数量

2

生产厂商 TEWS Technologies GmbH
企业简称

TEWS

中文名称

TEWS Technologies GmbH官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-23 9:20:00

人工找货

TDRV004-SW-95价格和库存,欢迎联系客服免费人工找货

TDRV004-SW-95规格书详情

Application Information

The TCP630 is a standard 3U 32 bit CompactPCI module providing a user configurable FPGA with 300,000 or 600,000 system gates. All local signals from the PCI controller are routed to the FPGA.

The TCP630 provides 64 ESD-protected TTL lines, 32 differential I/O lines using EIA-422 / EIA-485 compatible, ESD-protected line transceivers or 32 TTL and 16 differential I/Os. All lines are individually programmable as input, output or tri-state. The receivers are always enabled, which allows determining the state of each I/O line at any time. This can be used as read back function for lines configured as outputs. Each TTL I/O line has a pull-up resistor. The pull-up voltage is selectable to be either +3.3V or +5V. The differential I/O lines are terminated by 120Ω resistors.

Am Bahnhof 7 25469 Halstenbek, Germany

Phone: +49 (0) 4101 4058 0 Fax: +49 (0) 4101 4058 19

e-mail: info@tews.com www.tews.com

For flexible front I/O solutions the TCP630 provides a PIM Module slot, allowing active and passive signal conditioning. With the TPIM003 all I/O signals are provided on a HD68 connector. An option also offers in parallel rear I/O via the J2 connector.

TCP630-10R

The FPGA is configured by a serial flash. The flash device is in-system programmable via driver software over the PCI bus. An in-circuit debugging option is available via an optionally mountable JTAG header for readback and real-time debugging of the FPGA design (using Xilinx “ChipScope”).

A programmable clock generator supplies up to six different clock frequencies between 200 kHz and 166 MHz. All outputs are available at the FPGA, one clock source is in addition used as the local clock signal for the PCI controller. The clock generator settings are stored in an EEPROM and can be changed by the driver software through PCI9030 GPIO pins.

The configuration EEPROM of the PCI controller can also be modified by the driver software, to adapt address spaces etc.

User applications can be developed using the design software ISE WebPACK which can be downloaded free of charge from www.xilinx.com.

For First Time Users the Engineering Documentation TCP630-ED is recommended. The Engineering Documentation includes TCP630-DOC, schematics, data sheets / application notes of the components and well documented sample VHDL source code.

Software Support (TDRV004-SW-xx) for different operating systems is available.

供应商 型号 品牌 批号 封装 库存 备注 价格
台湾圜达DIP
20+
DIP
1025
原装现货
询价
24+
N/A
65000
一级代理-主营优势-实惠价格-不悔选择
询价
TE
24+
con
262481
优势库存,原装正品
询价
24+
414
现货供应
询价
上和/SUNHOL
2016+
DIP
4000
只做原装,假一罚十,专营继电器!
询价
DIPTRONICS
24+
原封装
1007
原装现货假一罚十
询价
SUNHOLD
25+23+
DIP8
67291
绝对原装正品现货,全新深圳原装进口现货
询价
DIP
DIP-10
35560
一级代理 原装正品假一罚十价格优势长期供货
询价
23+
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
询价
TE/泰科
24+
12819
原厂现货渠道
询价