首页>TCP001-FP>规格书详情

TCP001-FP中文资料TEWS数据手册PDF规格书

TCP001-FP
厂商型号

TCP001-FP

功能描述

Reconfigurable FPGA with TTL/Differential I/O to PIM Module Slot

文件大小

125.86 Kbytes

页面数量

2

生产厂商 TEWS Technologies GmbH
企业简称

TEWS

中文名称

TEWS Technologies GmbH官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-5-2 23:00:00

人工找货

TCP001-FP价格和库存,欢迎联系客服免费人工找货

TCP001-FP规格书详情

Application Information

The TCP630 is a standard 3U 32 bit CompactPCI module providing a user configurable FPGA with 300,000 or 600,000 system gates. All local signals from the PCI controller are routed to the FPGA.

The TCP630 provides 64 ESD-protected TTL lines, 32 differential I/O lines using EIA-422 / EIA-485 compatible, ESD-protected line transceivers or 32 TTL and 16 differential I/Os. All lines are individually programmable as input, output or tri-state. The receivers are always enabled, which allows determining the state of each I/O line at any time. This can be used as read back function for lines configured as outputs. Each TTL I/O line has a pull-up resistor. The pull-up voltage is selectable to be either +3.3V or +5V. The differential I/O lines are terminated by 120Ω resistors.

Am Bahnhof 7 25469 Halstenbek, Germany

Phone: +49 (0) 4101 4058 0 Fax: +49 (0) 4101 4058 19

e-mail: info@tews.com www.tews.com

For flexible front I/O solutions the TCP630 provides a PIM Module slot, allowing active and passive signal conditioning. With the TPIM003 all I/O signals are provided on a HD68 connector. An option also offers in parallel rear I/O via the J2 connector.

TCP630-10R

The FPGA is configured by a serial flash. The flash device is in-system programmable via driver software over the PCI bus. An in-circuit debugging option is available via an optionally mountable JTAG header for readback and real-time debugging of the FPGA design (using Xilinx “ChipScope”).

A programmable clock generator supplies up to six different clock frequencies between 200 kHz and 166 MHz. All outputs are available at the FPGA, one clock source is in addition used as the local clock signal for the PCI controller. The clock generator settings are stored in an EEPROM and can be changed by the driver software through PCI9030 GPIO pins.

The configuration EEPROM of the PCI controller can also be modified by the driver software, to adapt address spaces etc.

User applications can be developed using the design software ISE WebPACK which can be downloaded free of charge from www.xilinx.com.

For First Time Users the Engineering Documentation TCP630-ED is recommended. The Engineering Documentation includes TCP630-DOC, schematics, data sheets / application notes of the components and well documented sample VHDL source code.

Software Support (TDRV004-SW-xx) for different operating systems is available.

供应商 型号 品牌 批号 封装 库存 备注 价格
ROHM/罗姆
24+
NA/
30250
原装现货,当天可交货,原型号开票
询价
ROHM(罗姆)
24+
0805
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
ROHM/罗姆
22+
SMD
38000
原装现货样品可售
询价
Tektronix
5
全新原装 货期两周
询价
24+
2500
自己现货
询价
ROHM/罗姆
23+
NA
2860
原装正品代理渠道价格优势
询价
ROHM/罗姆
2447
0805
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
Rohm
1344
100
优势货源原装正品
询价
TRACOPOWER
24+
NA
940
进口原装正品优势供应
询价
ROHM/罗姆
2022+
SMD
115000
原厂代理 终端免费提供样品
询价