首页>T8102A>规格书详情

T8102A中文资料PDF规格书

T8102A
厂商型号

T8102A

功能描述

H.100/H.110 Interface and Time-Slot Interchangers

文件大小

1.408 Mbytes

页面数量

112

生产厂商 T8102A
企业简称

agere

中文名称

杰尔官网

原厂标识
数据手册

下载地址一下载地址二

更新时间

2024-6-3 19:00:00

T8102A规格书详情

Introduction

This advisory describes a flaw in some devices that the initial factory test program did not detect. The flaw exists in some version 2 and version 3 T8100A, T8102, and T8105 devices in both the SQFP and BGA package types. An enhanced factory test program has been in place since January 2000, and all devices shipped after this date are good devices.

Description

These products in the Ambassador T8100 family provide a complete time-slot switch and an interface for the H.100/H.110 time-division multiplexed (TDM) buses. The T8100 family includes devices with hier archical switching as well as a capacity of up to 512 local to H.100 connections. The hierarchical switch ing allows up to 1024 local connections without using H.100 bus bandwidth. The family also includes the T8102 device for a low-cost solution in nonhierarchical systems.

Features

■ Complete solution for interfacing board-level cir cuitry to the H.100 telephony bus

■ H.100 compliant interface; all mandatory signals

■ Programmable connections to any of the 4096 time slots on the H.100 bus

■ Up to 16 local serial inputs and 16 local serial outputs, programmable for 2.048 Mbits/s, 4.096 Mbits/s, and 8.192 Mbits/s operation per CHI specifications

■ Programmable switching between local time slots, up to 1024 connections

■ Subrate switching of nibbles, dibits, or bits

■ Backward compatible to T8100 through software

■ Programmable switching between local time slots and H.100 bus, up to 512 (T8102, T8105 only) connections

■ Choice of frame integrity or minimum latency switching on a per-time-slot basis

— Frame integrity to ensure proper switching of wideband data

— Minimum latency switching to reduce delay in voice channels

■ On-chip phase-locked loop (PLL) for H.100, MVIP*, or SC-Bus clock operation in master or slave clock modes

■ Serial TDM bus rate and format conversion between most standard buses

■ Optional 8-bit parallel input and/or 8-bit parallel output for local TDM interfaces

■ High-performance microprocessor interface

— Provides access to device configuration regis ters and to time-slot data

— Supports both Motorola† nonmultiplexed and Intel‡ multiplexed/nonmultiplexed modes

■ Two independently programmable groups of up to 12 framing signals each

■ Devices available in 0.25 micron technology

■ 3.3 V supply with 5 V tolerant inputs and TTL-com patible outputs

■ Boundary-scan testing support

■ 208-pin, plastic SQFP package

■ 217-ball BGA package (industrial temperature range)

供应商 型号 品牌 批号 封装 库存 备注 价格
AGERE
23+
BGA
20000
原厂原装正品现货
询价
AGERE
2023+
TQFP144
80000
一级代理/分销渠道价格优势 十年芯程一路只做原装正品
询价
LUCENT
2138+
BGA
8960
专营BGA,QFP原装现货,假一赔十
询价
WEINVIEW/威纶通
21+
原厂原封
5000
全新原装 现货 价优
询价
LUCENT
2016+
BGA
4558
只做进口原装现货!假一赔十!
询价
LUCENT
22+23+
BGA
22851
绝对原装正品全新进口深圳现货
询价
LUCENT
2020+
BGA
650
原装现货,优势渠道订货假一赔十
询价
博通
22+
NA
500000
万三科技,秉承原装,购芯无忧
询价
AGERE
21+
TQFP144
35200
一级代理/放心采购
询价
LUC
1535+
494
询价