首页>SSTVF16859EC>规格书详情
SSTVF16859EC数据手册恩XP中文资料规格书
SSTVF16859EC规格书详情
描述 Description
Overview The SSTVF16859 is a 13-bit to 26-bit SSTL_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V for PC1600-PC2700 applications or between 2.5 V and 2.7 V for PC3200 applications. All inputs are compatible with the JEDEC standard for SSTL_2 with Vref normally at 0.5 x VDD, except the LVCMOS reset (RESET) input. All outputs are SSTL_2, Class II compatible, which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero.
The SSTVF16859 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM and SDRAM II Memory Modules. Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 133 MHz will have a burst rate of 266 MHz.
The device data inputs consist of different receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs.
The clock input is fully differential (CK and CK) to be compatible with DRAM devices that are installed on the DIMM. Data are registered at the crossing of CK going HIGH, and CK going LOW. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device has an asynchronous input pin (RESET), which when held to the LOW state, resets all registers and all outputs to the LOW state.
The device supports low-power standby operation. When RESET is LOW, the differential input receivers are disabled, and un-driven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is LOW, all registers are reset, and all outputs are forced LOW. The LVCMOS RESET input must always be held at a valid logic HIGH or LOW level.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the LOW state during power-up.
In the DDR DIMM application, RESET is specified to be completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be guaranteed between the two. When entering RESET, the register will be cleared and the outputs will be driven LOW. As long as the data inputs are LOW, and the clock is stable during the time from the LOW-to-HIGH transition of RESET until the input receivers are fully enabled, the outputs will remain LOW.
特性 Features
Stub-series terminated logic for 2.5 V VDD (SSTL_2)
Designed for PC1600-PC2700 (at 2.5 V) and PC3200 (at 2.6 V) applications
Pin and function compatible with JEDEC standard SSTV16859
Supports SSTL_2 signal inputs as per JESD 8-9
Flow-through architecture optimizes printed-circuit board layout
ESD classification testing is done to JEDEC Standard JESD22. Protection exceeds 2000 V to HBM per method A114.
Latch-up testing is done to JEDEC Standard JESD78, which exceeds 100 mA
Supports efficient low power standby operation
Full DDR solution when used with PCKVF857
Available in TSSOP64, LFBGA96 and HVQFN56 packages
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
23+ |
56HVQFN |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | ||
24+ |
N/A |
70000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 | |||
LINEAGE |
23+ |
MODULE |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
恩XP |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
恩XP |
22+ |
56HVQFN |
9000 |
原厂渠道,现货配单 |
询价 | ||
恩XP |
24+ |
56-HVQFN |
56200 |
一级代理/放心采购 |
询价 | ||
LINEAGE |
MODULE |
6688 |
15 |
现货库存 |
询价 | ||
LINEAGE |
24+ |
NA/ |
33 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
恩XP |
25+23+ |
56HVQFN |
15496 |
绝对原装正品全新进口深圳现货 |
询价 | ||
N智浦 |
22+ |
NA |
500000 |
万三科技,秉承原装,购芯无忧 |
询价 |