首页>SSTU32864EC>规格书详情

SSTU32864EC中文资料1.8 V configurable registered buffer for DDR2 RDIMM applications数据手册恩XP规格书

PDF无图
厂商型号

SSTU32864EC

功能描述

1.8 V configurable registered buffer for DDR2 RDIMM applications

制造商

恩XP

中文名称

N智浦

数据手册

下载地址下载地址二

更新时间

2025-10-1 16:50:00

人工找货

SSTU32864EC价格和库存,欢迎联系客服免费人工找货

SSTU32864EC规格书详情

描述 Description

Overview Archived content is no longer updated and is made available for historical reference only.
The SSTU32864 is a 25-bit 1:1 or 14-bit 1:2 configurable registered buffer designed for 1.7 V to 1.9 V VDD operation.
All clock and data inputs are compatible with the JEDEC standard for SSTL_18. The control inputs are LVCMOS. All outputs are 1.8 V CMOS drivers that have been optimized to drive the DDR2 DIMM load.
The SSTU32864 operates from a differential clock (CK and CK). Data are registered at the crossing of CK going HIGH, and CK going LOW.
The C0 input controls the pinout configuration of the 1:2 pinout from A configuration (when LOW) to B configuration (when HIGH). The C1 input controls the pinout configuration from 25-bit 1:1 (when LOW) to 14-bit 1:2 (when HIGH).
The device supports low-power standby operation. When the reset input (RESET) is LOW, the differential input receivers are disabled, and undriven (floating) data, clock and reference voltage (VREF) inputs are allowed. In addition, when RESET is LOW all registers are reset, and all outputs are forced LOW. The LVCMOS RESET and Cn inputs must always be held at a valid logic HIGH or LOW level.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the LOW state during power-up.
In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the data outputs will be driven LOW quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are LOW, and the clock is stable during the time from the LOW-to-HIGH transition of RESET until the input receivers are fully enabled, the design of the SSTU32864 must ensure that the outputs will remain LOW, thus ensuring no glitches on the output.
The device monitors both DCS and CSR inputs and will gate the Qn outputs from changing states when both DCS and CSR inputs are HIGH. If either DCS or CSR input is LOW, the Qn outputs will function normally. The RESET input has priority over the DCS and CSR control and will force the outputs LOW. If the DCS-control functionality is not desired, then the CSR input can be hardwired to ground, in which case the setup time requirement for DCS would be the same as for the other Dn data inputs.
The SSTU32864 is available in a 96-ball, low profile fine-pitch ball grid array (LFBGA96) package.

特性 Features



•Configurable register supporting DDR2 Registered DIMM applications

•Configurable to 25-bit 1:1 mode or 14-bit 1:2 mode

•Controlled output impedance drivers enable optimal signal integrity and speed

•Exceeds JESD82-7 speed performance (1.8 ns max. single-bit switching propagation delay; 2.0 ns max. mass-switching)

•Supports up to 450 MHz clock frequency of operation

•Optimized pinout for high-density DDR2 module design

•Chip-selects minimize power consumption by gating data outputs from changing state

•Supports SSTL_18 data inputs

•Differential clock (CK and CK) inputs

•Supports LVCMOS switching levels on the control and RESET inputs

•Single 1.8 V supply operation

•Available in 96-ball, 13.5 x 5.5 mm, 0.8 mm ball pitch LFBGA package

供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
25+23+
96-LFBGA
15384
绝对原装正品全新进口深圳现货
询价
恩XP
23+
96LFBGA (13.5x5.5)
8000
只做原装现货
询价
PHI
0450+
LFBGA96
2800
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
PHI
2023+
LFBGA96
8800
正品渠道现货 终端可提供BOM表配单。
询价
恩XP
25+
电联咨询
7800
公司现货,提供拆样技术支持
询价
恩XP
22+
96LFBGA (13.5x5.5)
9000
原厂渠道,现货配单
询价
恩XP
22+
NA
45000
加我QQ或微信咨询更多详细信息,
询价
PIHLIN
24+
BGA
35210
原装现货/放心购买
询价
恩XP
16+
NA
8800
诚信经营
询价
PHI
ROHS
13352
一级代理 原装正品假一罚十价格优势长期供货
询价