首页>SPC564A80B4>规格书详情
SPC564A80B4中文资料用于汽车动力系统应用的32位Power Architecture MCU数据手册ST规格书
SPC564A80B4规格书详情
描述 Description
The microcontroller’s e200z4 host processor core is built on Power Architecture technology and designed specifically for embedded applications. In addition to the Power Architecture technology, this core supports instructions for digital signal processing (DSP).
特性 Features
• 150 MHz e200z4 Power Architecture core
•Variable length instruction encoding (VLE)
•Superscalar architecture with 2 execution units
•Up to 2 integer or floating point instructions per cycle
•Up to 4 multiply and accumulate operations per cycle
• Memory organization
•4 MB on-chip flash memory with ECC and Read While Write (RWW)
•192 KB on-chip RAM with standby functionality (32 KB) and ECC
•8 KB instruction cache (with line locking), configurable as 2- or 4-way
•14 + 3 KB eTPU code and data RAM
•5 × 4 crossbar switch (XBAR)
•24-entry MMU
•External Bus Interface (EBI) with slave and master port
• Fail Safe Protection
•16-entry Memory Protection Unit (MPU)
•CRC unit with 3 sub-modules
•Junction temperature sensor
• Interrupts
•Configurable interrupt controller (with NMI)
•64-channel DMA
• Serial channels
•3 × eSCI
•3 × DSPI (2 of which support downstream Micro Second Channel [MSC])
•3 × FlexCAN with 64 messages each
•1 × FlexRay module (V2.1) up to 10 Mbit/s with dual or single channel and 128 message objects and ECC
• 1 × eMIOS
•24 unified channels
• 1 × eTPU2 (second generation eTPU)
•32 standard channels
•1 × reaction module (6 channels with three outputs per channel)
• 2 enhanced queued analog-to-digital converters (eQADCs)
•Forty 12-bit input channels (multiplexed on 2 ADCs); expandable to 56 channels with external multiplexers
•6 command queues
•Trigger and DMA support
•688 ns minimum conversion time
• On-chip CAN/SCI/FlexRay Bootstrap loader with Boot Assist Module (BAM)
• Nexus: Class 3+ for core; Class 1 for the eTPU
• JTAG (5-pin)
• Development Trigger Semaphore (DTS)
• Clock generation
•On-chip 4–40 MHz main oscillator
•On-chip FMPLL (frequency-modulated phase-locked loop)
• Up to 120 general purpose I/O lines
•Individually programmable as input, output or special function
•Programmable threshold (hysteresis)
• Power reduction mode: slow, stop and stand-by modes
• Flexible supply scheme
•5 V single supply with external ballast
•Multiple external supply: 5 V, 3.3 V and 1.2 V
• Designed for LQFP176, LBGA208, PBGA324 and Known Good Die (KGD)
技术参数
- 制造商编号
:SPC564A80B4
- 生产厂家
:ST
- Core
:e200z4d
- CPU Clock Frequency_max(MHz)
:150
- Package
:PBGA 324 23x23x1.82
- Flash Size(Prog)(kB)
:4096
- RAM Size(kB)
:192
- Serial Interface
:1 x FlexRay
- Other timer functions
:1x32-bit SWT
- Timed I/Os
:24ch eMIOS (24-bit)
- A/D Channels_spec
:40
- A/D Resolution
:2x12-bit
- Other Functions
:CRC unit
- Number Of I/O Ports_nom
:190
- Supply Voltage_min(V)
:4.5
- Supply Voltage_max(V)
:5.5
- Operating Temperature_min(°C)
:-40
- Operating Temperature_max(°C)
:125
- APU
:8KB I-cache
- MPU
:16-region
- DMA
:64
- Software architecture
:Autosar
- Superset Compatibility
:Superset
- General Description
:32-bit Power Architecture MCU for Automotive Powertrain Applications
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
ST |
22+ |
324PBGA |
9000 |
原厂渠道,现货配单 |
询价 | ||
ST(意法半导体) |
24+ |
BGA324 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
ST |
24+ |
SMD |
17900 |
LQFP-100 |
询价 | ||
ST/意法半导体 |
21+ |
PBGA-324 |
8860 |
只做原装,质量保证 |
询价 | ||
ST/意法 |
23+ |
N |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | ||
STMicroelectronics |
20+ |
原装 |
29860 |
STM微控制器MCU-可开原型号增税票 |
询价 | ||
ST/意法半导体 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
ST/意法半导体 |
23+ |
PBGA-324 |
16900 |
公司只做原装,可来电咨询 |
询价 | ||
STMicroelectronics |
2022+ |
原厂原包装 |
8600 |
全新原装 支持表配单 中国著名电子元器件独立分销 |
询价 | ||
ST/意法半导体 |
25+ |
PBGA-324 |
6000 |
原厂原装 欢迎询价 |
询价 |


