首页>SPC5644AF0MLU2>规格书详情
SPC5644AF0MLU2中文资料飞思卡尔数据手册PDF规格书
相关芯片规格书
更多SPC5644AF0MLU2规格书详情
描述 Description
The microcontroller’s e200z4 host processor core is built on Power Architecture® technology and designed specifically for embedded applications. In addition to the Power Architecture technology, this core supports instructions for digital signal processing (DSP).
The MPC5644A has two levels of memory hierarchy consisting of 8 KB of instruction cache, backed by 192 KB on-chip SRAM and 4 MB of internal flash memory. The MPC5644A includes an external bus interface, and also a calibration bus that is only accessible when using the Freescale VertiCal Calibration System.
This document describes the features of the MPC5644A and highlights important electrical and physical characteristics of the device.
MPC5644A Microcontroller
Data Sheet
• 150 MHz e200z4 Power Architecture core
— Variable length instruction encoding (VLE)
— Superscalar architecture with 2 execution units
— Up to 2 integer or floating point instructions per cycle
— Up to 4 multiply and accumulate operations per cycle
• Memory organization
— 4 MB on-chip flash memory with ECC and Read While Write (RWW)
— 192 KB on-chip SRAM with standby functionality (32 KB) and ECC
— 8 KB instruction cache (with line locking), configurable as 2- or 4-way
— 14 + 3 KB eTPU code and data RAM
— 5 x 4 crossbar switch (XBAR)
— 24-entry MMU
— External Bus Interface (EBI) with slave and master port
• Fail Safe Protection
— 16-entry Memory Protection Unit (MPU)
— CRC unit with 3 sub-modules
— Junction temperature sensor
• Interrupts
— Configurable interrupt controller (with NMI)
— 64-channel DMA
• Serial channels
— 3 x eSCI
— 3 x DSPI (2 of which support downstream Micro Second Channel [MSC])
— 3 x FlexCAN with 64 messages each
— 1 x FlexRay module (V2.1) up to 10 Mbit/s with dual or single channel and 128 message objects and ECC
• 1 x eMIOS: 24 unified channels
• 1 x eTPU2 (second generation eTPU)
— 32 standard channels
— 1 x reaction module (6 channels with three outputs per channel)
• 2 enhanced queued analog-to-digital converters (eQADCs)
— Forty 12-bit input channels (multiplexed on 2 ADCs); expandable to 56 channels with external multiplexers
— 6 command queues
— Trigger and DMA support
— 688 ns minimum conversion time
• On-chip CAN/SCI/FlexRay Bootstrap loader with Boot Assist Module (BAM)
• Nexus
— Class 3+ for the e200z4 core
— Class 1 for the eTPU
• JTAG (5-pin)
• Development Trigger Semaphore (DTS)
— Register of semaphores (32-bits) and an identification register
— Used as part of a triggered data acquisition protocol
— EVTO pin is used to communicate to the external tool
• Clock generation
— On-chip 4–40 MHz main oscillator
— On-chip FMPLL (frequency-modulated phase-locked loop)
• Up to 120 general purpose I/O lines
— Individually programmable as input, output or special function
— Programmable threshold (hysteresis)
• Power reduction mode: slow, stop and stand-by modes
• Flexible supply scheme
— 5 V single supply with external ballast
— Multiple external supply: 5 V, 3.3 V and 1.2 V
• Packages
— 176 LQFP
— 208 MAPBGA
— 324 TEPBGA
496-pin CSP (calibration tool only)
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
恩XP |
24+ |
LQFP |
10524 |
原装正品,现货库存,1小时内发货 |
询价 | ||
恩XP |
24+ |
NA/ |
8735 |
原厂直销,现货供应,账期支持! |
询价 | ||
恩XP |
25+ |
LQFP176 |
32000 |
NXP/恩智浦全新特价SPC5644AF0MLU2即刻询购立享优惠#长期有货 |
询价 | ||
FREESCALE |
23+ |
QFP176 |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | ||
FREESCAL |
25+23+ |
QFP176 |
23777 |
绝对原装全新正品现货/优势渠道商、原盘原包原盒 |
询价 | ||
恩XP |
22+ |
176LQFP (24x24) |
9000 |
原厂渠道,现货配单 |
询价 | ||
恩XP |
22+ |
176LQFP |
9000 |
原装正品,支持实单! |
询价 | ||
恩XP |
QQ咨询 |
176-LQFP |
5000 |
原装正品/微控制器元件授权代理直销! |
询价 | ||
恩XP |
24+ |
176LQFP |
20000 |
市场最低 原装现货 假一罚百 可开原型号 |
询价 | ||
恩XP |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
询价 |


