首页>SN75LVDT1422>规格书详情
SN75LVDT1422中文资料全双工串行器和解串器数据手册TI规格书
SN75LVDT1422规格书详情
描述 Description
The SN75LVDT1422 Full Duplex Serializer/Deserializer incorporates a 14-bit serializer and a 14-bit deserializer. Operation of the serializer is independent of the operation of the deserializer. The 14-bit serializer accepts 14 TTL input lines and generates 2 LVDS high-speed serial streams plus one LVDS clock signal. The 14-bit deserializer accepts 3 LVDS input signals (2 high-speed serial streams and one LVDS clock signal) and drives out 14 TTL data signals plus one TTL clock. The serializer loads 14 data bits into registers upon the rising or falling edge of the input clock signal (CLK IN). Rising or falling edge operation can be selected via the R/F select pin for the transmitter only. The frequency of CLK IN is multiplied seven times and then used to unload the data registers in 7-bit slices. The two high-speed serial streams and a phase-locked clock (TCLK±) are then output to LVDS output drivers. The frequency of TCLK± is the same as the input clock, CLK IN. The deserializer accepts data on two high-speed LVDS data lines. High-speed data is received and loaded into registers at the rate seven times the LVDS input clock (RCLK±). The data is then unloaded to a 14-bit wide LVTTL parallel bus at the RCLK± rate. The SN75LVDT1422 presents valid data on the falling edge of the output clock (CLK OUT).The SN75LVDT1422 provides three termination resistors for the differential LVDS inputs thus minimizing cost, and board space, while providing better overall signal integrity (SI). The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user interventions are as follows:
Possible use of the TX ENABLE and RX ENABLE feature. Both the TX and RX ENABLE circuits are active-high inputs that independently enable the serializer and deserializer. When TX is disabled, the LVDS outputs go to high impedance. When RX is disabled, the TTL outputs go to a known low state. The SN75LVDT1422 is characterized for operation over the free-air temperature range of -10°C to 70°C.
The SN75LVDT1422 Full Duplex Serializer/Deserializer incorporates a 14-bit serializer and a 14-bit deserializer. Operation of the serializer is independent of the operation of the deserializer. The 14-bit serializer accepts 14 TTL input lines and generates 2 LVDS high-speed serial streams plus one LVDS clock signal. The 14-bit deserializer accepts 3 LVDS input signals (2 high-speed serial streams and one LVDS clock signal) and drives out 14 TTL data signals plus one TTL clock. The serializer loads 14 data bits into registers upon the rising or falling edge of the input clock signal (CLK IN). Rising or falling edge operation can be selected via the R/F select pin for the transmitter only. The frequency of CLK IN is multiplied seven times and then used to unload the data registers in 7-bit slices. The two high-speed serial streams and a phase-locked clock (TCLK±) are then output to LVDS output drivers. The frequency of TCLK± is the same as the input clock, CLK IN. The deserializer accepts data on two high-speed LVDS data lines. High-speed data is received and loaded into registers at the rate seven times the LVDS input clock (RCLK±). The data is then unloaded to a 14-bit wide LVTTL parallel bus at the RCLK± rate. The SN75LVDT1422 presents valid data on the falling edge of the output clock (CLK OUT).The SN75LVDT1422 provides three termination resistors for the differential LVDS inputs thus minimizing cost, and board space, while providing better overall signal integrity (SI). The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user interventions are as follows:
Possible use of the TX ENABLE and RX ENABLE feature. Both the TX and RX ENABLE circuits are active-high inputs that independently enable the serializer and deserializer. When TX is disabled, the LVDS outputs go to high impedance. When RX is disabled, the TTL outputs go to a known low state. The SN75LVDT1422 is characterized for operation over the free-air temperature range of -10°C to 70°C.
特性 Features
• 10 MHz to 100 MHz Shift Clock Support
• Reduces Cable Size, Cost, and System EMI
• Total Power 5 kV (HBM)
• Supports Spread Spectrum Clocking
• APPLICATIONS
• Plain Paper Copiers
• Printers
技术参数
- 制造商编号
:SN75LVDT1422
- 生产厂家
:TI
- Protocols
:Channel-Link I
- Supply voltage (V)
:3.3
- Signaling rate (Mbps)
:1400
- Input signal
:LVDS
- Output signal
:LVDS
- Rating
:Catalog
- Operating temperature range (C)
:-10 to 70
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/TEXAS |
23+ |
原厂封装 |
8931 |
询价 | |||
TI |
24+ |
TQFP|64 |
70230 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
TI/德州仪器 |
21+ |
TI |
3000 |
百域芯优势 实单必成 可开13点增值税发票 |
询价 | ||
TI |
25+23+ |
TQFP64 |
20153 |
绝对原装正品全新进口深圳现货 |
询价 | ||
TI(德州仪器) |
23+ |
标准封装 |
6000 |
正规渠道,只有原装! |
询价 | ||
TI |
QFP64 |
3200 |
原装长期供货! |
询价 | |||
TI |
20+ |
NA |
53650 |
TI原装主营-可开原型号增税票 |
询价 | ||
TI |
2025+ |
TQFP-64 |
16000 |
原装优势绝对有货 |
询价 | ||
TI(德州仪器) |
23+ |
TQFP-64(10x10) |
13650 |
公司只做原装正品,假一赔十 |
询价 | ||
TI/德州仪器 |
24+ |
TQFP-64 |
9600 |
原装现货,优势供应,支持实单! |
询价 |