首页>SN74VMEH22501>规格书详情

SN74VMEH22501集成电路(IC)的通用总线功能规格书PDF中文资料

PDF无图
厂商型号

SN74VMEH22501

参数属性

SN74VMEH22501 封装/外壳为48-TFSOP(0.173",4.40mm 宽);包装为管件;类别为集成电路(IC)的通用总线功能;产品描述:IC UNIVERSAL BUS TXRX 48TVSOP

功能描述

8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS
IC UNIVERSAL BUS TXRX 48TVSOP

封装外壳

48-TFSOP(0.173",4.40mm 宽)

文件大小

559.72 Kbytes

页面数量

32

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

原厂下载下载地址一下载地址二到原厂下载

更新时间

2025-11-3 23:00:00

人工找货

SN74VMEH22501价格和库存,欢迎联系客服免费人工找货

SN74VMEH22501规格书详情

SN74VMEH22501属于集成电路(IC)的通用总线功能。由德州仪器制造生产的SN74VMEH22501通用总线功能通用总线功能系列产品是元件级产品,用于处理或操作一系列(通常为 8 个或更多)并行逻辑信号(称为总线)。所执行的功能包括临时存储要发送或接收的数据,执行缓冲以允许输出电流容量有限的器件(例如微处理器)通过远距离互连高速传输数据,以及调换或移动总线内的位顺序等。

1FEATURES

• Member of the Texas Instruments Widebus™

Family

• UBT™ Transceiver Combines D-Type Latches

and D-Type Flip-Flops for Operation in

Transparent, Latched, or Clocked Modes

• OEC™ Circuitry Improves Signal Integrity and

Reduces Electromagnetic Interference (EMI)

• Compliant With VME64, 2eVME, and 2eSST

Protocol

• Bus Transceiver Split LVTTL Port Provides a

Feedback Path for Control and Diagnostics

Monitoring

• I/O Interfaces Are 5-V Tolerant

• B-Port Outputs (–48 mA/64 mA)

• Y and A-Port Outputs (–12 mA/12 mA)

• Ioff, Power-Up 3-State, and BIAS VCC Support

Live Insertion

• Bus Hold on 3A-Port Data Inputs

• 26-Ω Equivalent Series Resistor on 3A Ports

and Y Outputs

• Flow-Through Architecture Facilitates Printed

Circuit Board Layout

• Distributed VCC and GND Pins Minimize

High-Speed Switching Noise

• Latch-Up Performance Exceeds 100 mA Per

JESD 78, Class II

• ESD Protection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)

DESCRIPTION/ORDERING INFORMATION

The SN74VMEH22501 8-bit universal bus transceiver has two integral 1-bit three-wire bus transceivers and is

designed for 3.3-V VCC operation with 5-V tolerant inputs. The UBT™ transceiver allows transparent, latched, and

flip-flop modes of data transfer, and the separate LVTTL input and outputs on the bus transceivers provide a

feedback path for control and diagnostics monitoring. This device provides a high-speed interface between cards

operating at LVTTL logic levels and VME64, VME64x, or VME320(1) backplane topologies.

(1) VME320 is a patented backplane construction by Arizona Digital, Inc.

High-speed backplane operation is a direct result of the improved OEC™ circuitry and high drive that has been

designed and tested into the VME64x backplane model. The B-port I/Os are optimized for driving large capacitive

loads and include pseudo-ETL input thresholds (½ VCC ± 50 mV) for increased noise immunity. These

specifications support the 2eVME protocols in VME64x (ANSI/VITA 1.1) and 2eSST protocols in VITA 1.5. With

proper design of a 21-slot VME system, a designer can achieve 320-Mbyte transfer rates on linear backplanes

and, possibly, 1-Gbyte transfer rates on the VME320 backplane.

All inputs and outputs are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs.

Active bus-hold circuitry holds unused or undriven 3A-port inputs at a valid logic state. Bus-hold circuitry is not

provided on 1A or 2A inputs, any B-port input, or any control input. Use of pullup or pulldown resistors with the

bus-hold circuitry is not recommended.

This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioff

circuitry prevents damaging current to backflow through the device when it is powered off/on. The power-up

3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents

driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections,

preventing disturbance of active data on the backplane during card insertion or removal, and permits true

live-insertion capability.

When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down.

However, to ensure the high-impedance state above 1.5 V, output-enable (OE and OEBY) inputs should be tied

to VCC through a pullup resistor and output-enable (OEAB) inputs should be tied to GND through a pulldown

resistor; the minimum value of the resistor is determined by the drive capability of the device connected to this

input.

产品属性

更多
  • 产品编号:

    SN74VMEH22501ADGVR

  • 制造商:

    Texas Instruments

  • 类别:

    集成电路(IC) > 通用总线功能

  • 系列:

    74VMEH

  • 包装:

    管件

  • 逻辑类型:

    通用总线收发器

  • 电路数:

    8 位,双路,1 位

  • 电流 - 输出高、低:

    12mA,12mA;48mA,64mA

  • 电压 - 供电:

    3.15V ~ 3.45V

  • 工作温度:

    -40°C ~ 85°C

  • 安装类型:

    表面贴装型

  • 封装/外壳:

    48-TFSOP(0.173",4.40mm 宽)

  • 供应商器件封装:

    48-TVSOP

  • 描述:

    IC UNIVERSAL BUS TXRX 48TVSOP

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
TVSOP48
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI
20+
NA
53650
TI原装主营-可开原型号增税票
询价
TI/德州仪器
2022+
TSSOP-48
500
只做原装,可提供样品
询价
TI/德州仪器
21+
BGA56
1709
询价
TI(德州仪器)
23+
NA
20094
正纳10年以上分销经验原装进口正品做服务做口碑有支持
询价
TI
24+
TSSOP
6000
进口原装正品假一赔十,货期7-10天
询价
TI
23+
NA
10826
专做原装正品,假一罚百!
询价
TI/德州仪器
23+
BGA-56
12700
买原装认准中赛美
询价
TI/德州仪器
22+
TSSOP48
12245
现货,原厂原装假一罚十!
询价
TI
25+23+
BGA56
37306
绝对原装正品全新进口深圳现货
询价