首页>SN74SSTUB32864NMJR>规格书详情
SN74SSTUB32864NMJR集成电路(IC)的专用逻辑器件规格书PDF中文资料

厂商型号 |
SN74SSTUB32864NMJR |
参数属性 | SN74SSTUB32864NMJR 封装/外壳为96-LFBGA;包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的专用逻辑器件;产品描述:IC CONFIG REG BUFF 25BIT 96-BGA |
功能描述 | 25-BIT CONFIGURABLE REGISTERED BUFFER |
丝印标识 | |
封装外壳 | NFBGA / 96-LFBGA |
文件大小 |
634.01 Kbytes |
页面数量 |
22 页 |
生产厂商 | Texas Instruments |
企业简称 |
TI2【德州仪器】 |
中文名称 | 美国德州仪器公司官网 |
原厂标识 | TI2 |
数据手册 | |
更新时间 | 2025-8-1 23:00:00 |
人工找货 | SN74SSTUB32864NMJR价格和库存,欢迎联系客服免费人工找货 |
相关芯片规格书
更多- SN74SSTL16857DGG
- SN74SSTL16857
- SN74SSTL16847DGG
- SN74SSTU32864
- SN74SSTU32864GKER
- SN74SSTU32864ZKER
- SN74SSTU32864DZKER
- SN74SSTU32864CZKER
- SN74SSTU32864C
- SN74SSTU32864D
- SN74SSTU32866
- SN74SSTU32866ZKER
- SN74SSTU32864DGKER
- SN74SSTU32866GKER
- SN74SSTU32864CGKER
- SN74SSTUB32864
- SN74SSTU32866A
- SN74SSTU32864NMJR
SN74SSTUB32864NMJR规格书详情
SN74SSTUB32864NMJR属于集成电路(IC)的专用逻辑器件。由美国德州仪器公司制造生产的SN74SSTUB32864NMJR专用逻辑器件专用逻辑 IC 设计提供应用特定的逻辑输出类型,例如 BCD 速率倍增、可寻址扫描端口、总线终端阵列、CML 驱动器、比较器、ABT 扫描测试、二进制全加法器、互补对加逆变器、可配置缓冲器、触点颤动消除器、晶体振荡器、延迟元件、差分接收器、LVTTL 到 GTLP 收发器、存储器解码器、电源良好检测器和分频器。
1FEATURES
2· Member of the Texas Instruments Widebus+™
Family
· Pinout Optimizes DDR2 DIMM PCB Layout
· Configurable as 25-Bit 1:1 or 14-Bit 1:2
Registered Buffer
· Chip-Select Inputs Gate the Data Outputs from
Changing State and Minimizes System Power
Consumption
· Output Edge-Control Circuitry Minimizes
Switching Noise in an Unterminated Line
· Supports SSTL_18 Data Inputs
· Differential Clock (CLK and CLK) Inputs
· Supports LVCMOS Switching Levels on the
Control and RESET Inputs
· Supports Industrial Temperature Range
(-40°C to 85°C)
· RESET Input Disables Differential Input
Receivers, Resets All Registers, and Forces
All Outputs Low
DESCRIPTION
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the
1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout
configuration, two devices per DIMM are required to drive 18 SDRAM loads.
All inputs are SSTL_18, except the reset (RESET) and control (Cn) inputs, which are LVCMOS. All outputs are
edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications.
The SN74SSTUB32864 operates from a differential clock (CLK and CLK). Data are registered at the crossing of
CLK going high and CLK going low.
The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to
register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to
14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired to
a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the
A6, D6, and H6 terminals are driven low and are do-not-use (DNU) pins.
In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and
CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is
cleared, and the data outputs are driven low quickly, relative to the time required to disable the differential input
receivers. However, when coming out of reset, the register becomes active quickly, relative to the time required
to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the
time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the
SN74SSTUB32864 ensures that the outputs remain low, thus ensuring there will be no glitches on the output.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the
low state during power up.
The device supports low-power standby operation. When RESET is low, the differential input receivers are
disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when
RESET is low, all registers are reset and all outputs are forced low, except QERR. The LVCMOS RESET and Cn
inputs always must be held at a valid logic high or low level.
产品属性
更多- 产品编号:
SN74SSTUB32864NMJR
- 制造商:
Texas Instruments
- 类别:
集成电路(IC) > 专用逻辑器件
- 系列:
74SSTUB
- 包装:
卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带
- 逻辑类型:
可配置寄存缓冲器
- 供电电压:
1.7V ~ 1.9V
- 位数:
25,14
- 工作温度:
-40°C ~ 85°C
- 安装类型:
表面贴装型
- 封装/外壳:
96-LFBGA
- 供应商器件封装:
96-NFBGA(13.5x5.5)
- 描述:
IC CONFIG REG BUFF 25BIT 96-BGA
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
PBGA96Microstar(5.6x13.6) |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI(德州仪器) |
24+ |
PBGA96Microstar(5 |
2181 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
TI |
23+ |
NA |
20000 |
全新原装假一赔十 |
询价 | ||
TI/德州仪器 |
25+ |
UBGA-96 |
860000 |
明嘉莱只做原装正品现货 |
询价 | ||
TI(德州仪器) |
2024+ |
PBGA-96-Microstar(5.6x13.6) |
500000 |
诚信服务,绝对原装原盘 |
询价 | ||
TI/德州仪器 |
24+ |
BGA |
880 |
只供应原装正品 欢迎询价 |
询价 | ||
TI |
2016+ |
BGA |
6523 |
只做原装正品现货!或订货! |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
TI |
2511 |
BGA |
3200 |
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价 |
询价 | ||
TI |
2025+ |
BGA-96 |
16000 |
原装优势绝对有货 |
询价 |