首页>SN74SSTUB32864NMJR.B>规格书详情

SN74SSTUB32864NMJR.B中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

SN74SSTUB32864NMJR.B

功能描述

25-BIT CONFIGURABLE REGISTERED BUFFER

丝印标识

SB864

封装外壳

NFBGA

文件大小

634.01 Kbytes

页面数量

22

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-4 8:56:00

人工找货

SN74SSTUB32864NMJR.B价格和库存,欢迎联系客服免费人工找货

SN74SSTUB32864NMJR.B规格书详情

1FEATURES

2· Member of the Texas Instruments Widebus+™

Family

· Pinout Optimizes DDR2 DIMM PCB Layout

· Configurable as 25-Bit 1:1 or 14-Bit 1:2

Registered Buffer

· Chip-Select Inputs Gate the Data Outputs from

Changing State and Minimizes System Power

Consumption

· Output Edge-Control Circuitry Minimizes

Switching Noise in an Unterminated Line

· Supports SSTL_18 Data Inputs

· Differential Clock (CLK and CLK) Inputs

· Supports LVCMOS Switching Levels on the

Control and RESET Inputs

· Supports Industrial Temperature Range

(-40°C to 85°C)

· RESET Input Disables Differential Input

Receivers, Resets All Registers, and Forces

All Outputs Low

DESCRIPTION

This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the

1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout

configuration, two devices per DIMM are required to drive 18 SDRAM loads.

All inputs are SSTL_18, except the reset (RESET) and control (Cn) inputs, which are LVCMOS. All outputs are

edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications.

The SN74SSTUB32864 operates from a differential clock (CLK and CLK). Data are registered at the crossing of

CLK going high and CLK going low.

The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to

register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to

14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired to

a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the

A6, D6, and H6 terminals are driven low and are do-not-use (DNU) pins.

In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and

CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is

cleared, and the data outputs are driven low quickly, relative to the time required to disable the differential input

receivers. However, when coming out of reset, the register becomes active quickly, relative to the time required

to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the

time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the

SN74SSTUB32864 ensures that the outputs remain low, thus ensuring there will be no glitches on the output.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the

low state during power up.

The device supports low-power standby operation. When RESET is low, the differential input receivers are

disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when

RESET is low, all registers are reset and all outputs are forced low, except QERR. The LVCMOS RESET and Cn

inputs always must be held at a valid logic high or low level.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
24+
UBGA-96
9600
原装现货,优势供应,支持实单!
询价
TI/德州仪器
24+
BGA
880
只供应原装正品 欢迎询价
询价
TI(德州仪器)
2021+
PBGAMICROSTAR-96(13.6x5.6)
499
询价
TexasInstruments
18+
ICCONFIGREGBUFF25BIT96-B
6800
公司原装现货/欢迎来电咨询!
询价
TEXAS INSTRUMENTS
2022+
原厂原包装
8600
全新原装 支持表配单 中国著名电子元器件独立分销
询价
TI
25+
BGA
1000
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
TI
23+
NA
20000
询价
TI(德州仪器)
24+
PBGA96Microstar(5.6x13.6)
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI(德州仪器)
24+
PBGA96Microstar(5
2181
原装现货,免费供样,技术支持,原厂对接
询价
TI/德州仪器
25+
UBGA-96
860000
明嘉莱只做原装正品现货
询价