首页 >SN74SSQEB32882>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

SN74SSQEB32882

28-Bit to 56-Bit Registered Buffer With Address Parity Test One Pair to Four Pair Differential Clock PLL Driver

1FEATURES • 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs Support Stacked DDR3 RDIMMs • CKE Powerdown Mode for Optimized System Power Consumption • 1.5V/1.35V/1.25V Phase Lock Loop Clock Driver for Buffering One Differential Clock Pair (CK and CK) and Distributing to Four Different

文件:756.01 Kbytes 页数:9 Pages

TI

德州仪器

SN74SSQEB32882

28-Bit to 56-Bit Registered Buffer With Address Parity Test One Pair to Four Pair Differential Clock PLL Driver

文件:489.66 Kbytes 页数:9 Pages

TI

德州仪器

SN74SSQEB32882

符合 JEDEC SSTE32882 标准且具有地址奇偶校验的 945MHz、28 位至 56 位寄存缓冲器

This JEDEC SSTE32882 28-bit 1:2 or 26-bit 1:2 and 4-bit 1:1 registering clock driver with parity is designed for operation on DDR3 registered DIMMs with VDD of 1.5 V, on DDR3L registered DIMMs with VDD of 1.35 V and on DDR3U registered DIMMs with VDD of 1.25 V.\n\n All inputs are 1.5 V, 1.35V and 1. • 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs Support Stacked DDR3 RDIMMs\n• CKE Powerdown Mode for Optimized System Power Consumption\n• 1.5V/1.35V/1.25V Phase Lock Loop Clock Driver for Buffering One Differential Clock Pair (CK and CK) and Distributing to Four Differential Outputs\n• 1.5;

TI

德州仪器

SN74SSQEB32882ZALR

丝印:EB32882A;Package:NFBGA;28-Bit to 56-Bit Registered Buffer With Address Parity Test One Pair to Four Pair Differential Clock PLL Driver

1FEATURES • 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs Support Stacked DDR3 RDIMMs • CKE Powerdown Mode for Optimized System Power Consumption • 1.5V/1.35V/1.25V Phase Lock Loop Clock Driver for Buffering One Differential Clock Pair (CK and CK) and Distributing to Four Different

文件:756.01 Kbytes 页数:9 Pages

TI

德州仪器

SN74SSQEB32882ZALR.A

丝印:EB32882A;Package:NFBGA;28-Bit to 56-Bit Registered Buffer With Address Parity Test One Pair to Four Pair Differential Clock PLL Driver

1FEATURES • 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs Support Stacked DDR3 RDIMMs • CKE Powerdown Mode for Optimized System Power Consumption • 1.5V/1.35V/1.25V Phase Lock Loop Clock Driver for Buffering One Differential Clock Pair (CK and CK) and Distributing to Four Different

文件:756.01 Kbytes 页数:9 Pages

TI

德州仪器

SN74SSQEB32882ZALR

28-Bit to 56-Bit Registered Buffer With Address Parity Test One Pair to Four Pair Differential Clock PLL Driver

文件:489.66 Kbytes 页数:9 Pages

TI

德州仪器

SN74SSQEB32882ZALR

Package:176-TFBGA;包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 类别:集成电路(IC) 专用逻辑器件 描述:IC REGSTR BUFFER 28-56BIT 176BGA

TI

德州仪器

技术参数

  • Additive RMS jitter (Typ) (fs):

    30

  • Output frequency (Max) (MHz):

    945

  • Number of outputs:

    60

  • Output supply voltage (V):

    1.35

  • Core supply voltage (V):

    1.35

  • Features:

    DDR3 register

  • Operating temperature range (C):

    0 to 85

  • Rating:

    Catalog

  • Output type:

    CMOS

  • Input type:

    CMOS

供应商型号品牌批号封装库存备注价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI
500
询价
TI
16+
NFBGA
10000
原装正品
询价
TI
20+
176-NFBGA
53650
TI原装主营-可开原型号增税票
询价
Texas Instruments
24+
176-NFBGA(13.5x8)
56200
一级代理/放心采购
询价
TI/德州仪器
2447
BGA
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
TI
25+
BGA-176
932
就找我吧!--邀您体验愉快问购元件!
询价
TI(德州仪器)
2021+
NFBGA-176(13.5x8)
499
询价
TI/德州仪器
24+
NFBGA-176
9600
原装现货,优势供应,支持实单!
询价
TEXAS INSTRUMENTS
23+
NFBGA
9600
全新原装正品!一手货源价格优势!
询价
更多SN74SSQEB32882供应商 更新时间2026-1-31 15:01:00