首页>SN74LVTH162541DLR.B>规格书详情
SN74LVTH162541DLR.B中文资料德州仪器数据手册PDF规格书
相关芯片规格书
更多- SN74LVTH162541DL
- SN74LVTH162541DGG
- SN74LVTH16245B
- SN74LVTH16245BDGG
- SN74LVTH16245BDGV
- SN74LVTH16245AZRDR
- SN74LVTH16245AZRDR
- SN74LVTH16245AZRDR
- SN74LVTH16245AZRDR
- SN74LVTH162541
- SN74LVTH16245BDL
- SN74LVTH162541
- SN74LVTH162541DLR
- SN74LVTH162541DL
- SN74LVTH16245AZQLR
- SN74LVTH162541DGGR
- SN74LVTH16245AZRDR
- SN74LVTH16245AZRDR
SN74LVTH162541DLR.B规格书详情
FEATURES
· Members of the Texas Instruments Widebus™
Family
· State-of-the-Art Advanced BiCMOS
Technology (ABT) Design for 3.3-V Operation
and Low Static-Power Dissipation
· Output Ports Have Equivalent 22-W Series
Resistors, So No External Resistors Are
Required
· Support Mixed-Mode Signal Operation (5-V
Input and Output Voltages With 3.3-V VCC)
· Support Unregulated Battery Operation Down
to 2.7 V
· Typical VOLP (Output Ground Bounce) <0.8 V
at VCC = 3.3 V, TA = 25°C
· Ioff and Power-Up 3-State Support Hot
Insertion
· Bus Hold on Data Inputs Eliminates the Need
for External Pullup/Pulldown Resistors
· Distributed VCC and GND Pin Configuration
Minimizes High-Speed Switching Noise
· Flow-Through Architecture Optimizes PCB
Layout
· Latch-Up Performance Exceeds 500 mA Per
JESD 17
· ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
· Package Options Include Plastic Shrink
Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages and 380-mil
Fine-Pitch Ceramic Flat (WD) Package Using
25-mil Center-to-Center Spacings
DESCRIPTION/ORDERING INFORMATION
These 16-bit buffers/drivers are designed specifically for low-voltage (3.3-V) VCC operation, but with the
capability to provide a TTL interface to a 5-V system environment.
These devices are noninverting 16-bit buffers composed of two 8-bit sections with separate output-enable
signals. For either 8-bit buffer section, the two output-enable (1OE1 and 1OE2 or 2OE1 and 2OE2) inputs must
be low for the corresponding Y outputs to be active. If either output-enable input is high, the outputs of that 8-bit
buffer section are in the high-impedance state.
The outputs, which are designed to source or sink up to 12 mA, include equivalent 22-W series resistors to
reduce overshoot and undershoot.
When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down.
However, to ensure the high-impedance state above 1.5 V, OE should be tied to VCC through a pullup resistor;
the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the devices when they are powered down.
The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.
The SN54LVTH162541 is characterized for operation over the full military temperature range of –55°C to 125°C.
The SN74LVTH162541 is characterized for operation from –40°C to 85°C.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
24+ |
TSSOP |
6868 |
原装现货,可开13%税票 |
询价 | ||
TI(德州仪器) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
TI |
25+ |
SOP |
18000 |
原厂直接发货进口原装 |
询价 | ||
TI(德州仪器) |
24+ |
NA/ |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI/德州仪器 |
24+ |
TSSOP |
1224 |
只供应原装正品 欢迎询价 |
询价 | ||
TI |
23+ |
TSSOP |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
询价 | ||
TT |
00+ |
TSSOP |
47 |
原装现货海量库存欢迎咨询 |
询价 | ||
SN74LVTH16373DGG |
25+ |
1898 |
1898 |
询价 | |||
TI |
25+ |
TSSOP |
30000 |
代理全新原装现货,价格优势 |
询价 | ||
TI |
20+ |
TSSOP48 |
368 |
样品可出,原装现货 |
询价 |


