首页>SN74LVC821A>规格书详情
SN74LVC821A数据手册集成电路(IC)的触发器规格书PDF
SN74LVC821A规格书详情
描述 Description
This 10-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCC operation.
The SN74LVC821A features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers.
The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the device provides true data at the Q outputs.
A buffered output-enable (OE)\\ input can be used to place the ten outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.
OE\\ does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
To ensure the high-impedance state during power up or power down, OE\\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
特性 Features
• Operates From 1.65 V to 3.6 V
• Inputs Accept Voltages to 5.5 V
• Max tpd of 7.3 ns at 3.3 V
• Typical VOLP (Output Ground Bounce) CC = 3.3 V, TA = 25°C
• Typical VOHV (Output VOH Undershoot) >2 V at VCC = 3.3 V, TA = 25°C
• Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V VCC)
• Ioff Supports Partial-Power-Down Mode Operation
• Latch-Up Performance Exceeds 250 mA Per JESD 17
• ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
技术参数
- 制造商编号
:SN74LVC821A
- 生产厂家
:TI
- Input type
:TTLCMOS
- Output type
:CMOS
- VCC(Min)(V)
:1.65
- VCC(Max)(V)
:3.6
- IOL(Max)(mA)
:24
- IOH(Max)(mA)
:-24
- Rating
:Catalog
- Package Group
:SOIC|24SSOP|24TSSOP|24TVSOP|24
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
SOIC|24 |
684100 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
TI/德州仪器 |
23+ |
SOP24 |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | ||
TI |
SOP24 |
15620 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
TI/BB |
19+ |
面谈 |
6000 |
TSSOP24 |
询价 | ||
TI |
24+ |
TVSOP |
2659 |
原装正品!公司现货!欢迎来电洽谈! |
询价 | ||
Texas Instruments |
25+ |
24-SO |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
TI/TEXAS |
23+ |
TSSOP-24 |
8931 |
询价 | |||
TI |
23+ |
TSSOP |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
询价 | ||
TI |
23+ |
TVSOP24 |
10000 |
正规渠道,只有原装! |
询价 | ||
TI/BB |
24+ |
TSSOP-24 |
6232 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 |