首页>SN74LS161A>规格书详情

SN74LS161A数据手册集成电路(IC)的计数器除法器规格书PDF

PDF无图
厂商型号

SN74LS161A

参数属性

SN74LS161A 封装/外壳为16-SOIC(0.154",3.90mm 宽);包装为管件;类别为集成电路(IC)的计数器除法器;产品描述:IC SYNC 4BIT BIN COUNTR 16-SOIC

功能描述

同步 4 位二进制计数器

封装外壳

16-SOIC(0.154",3.90mm 宽)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-9 9:11:00

人工找货

SN74LS161A价格和库存,欢迎联系客服免费人工找货

SN74LS161A规格书详情

描述 Description

These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The '160, '162, 'LS160A, 'LS162A, and 'S162 are decade counters and the '161, '163, 'LS161A, 'LS163A, and 'S163 are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable inputs and internal gating. This mode of operation eliminates the output counting spikes that are normally associated with asynchronous (ripple clock) counters, however counting spikes may occur on the (RCO) ripple carry output. A buffered clock input triggers the four flip-flops on the rising edge of the clock input waveform. These counters are fully programmable; that is, the outputs may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse regardless of the levels of the enable inputs. Low-to-high transitions at the load input of the '160 thru '163 should be avoided when the clock is low if the enable inputs are high at or before the transition. This restriction is not applicable to the 'LS160A thru 'LS163A or 'S162 or 'S163. The clear function for the '160, '161, 'LS160A, and 'LS161A is asynchronous and a low level at the clear input sets all four of the flip-flop outputs low regardless of the levels of clock, load, or enable inputs. The clear function for the '162, '163, 'LS162A, 'LS163A, 'S162, and 'S163 is synchronous and a low level at the clear input sets all four of the flip-flop outputs low after the next clock pulse, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily as decoding the maximum count desired can be accomplished with one external NAND gate. The gate output is connected to the clear input to synchronously clear the counter to 0000 (LLLL). Low-to-high transitions at the clear input of the '162 and '163 should be avoided when the clock is low if the enable and load inputs are high at or before the transition. The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two count-enable inputs and a ripple carry output. Both count-enable inputs (P and T) must be high to count, and input T is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produce a high-level output pulse with a duration approximately equal to the high-level portion of the QA output. This high-level overflow ripple carry pulse can be used to enable successive cascaded stages. High-to-low level transitions at the enable P or T inputs of the '160 thru '163 should occur only when the clock input is high. Transitions at the enable P or T inputs of the 'LS160A thru 'LS163A or 'S162 and 'S163 are allowed regardless of the level of the clock input. 'LS160A thru 'LS163A, 'S162 and 'S163 feature a fully independent clock circuit. Changes at control inputs (enable P or T, or load) that will modify the operating mode have no effect until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) will be dictated solely by the conditions meeting the stable setup and hold times.  

特性 Features

'160, '161, 'LS160A, 'LS161A … SYNCHRONOUS COUNTERS WITH DIRECT CLEAR '162, '163, 'LS162A, 'LS163A, 'S162, 'S163 … FULLY SYNCHRONOUS COUNTERS
• Internal Look-Ahead for Fast Counting
• Carry Output for n-Bit Cascading
• Synchronous Counting
• Synchronously Programmable
• Load Control Line
• Diode-Clamped Inputs

技术参数

  • 制造商编号

    :SN74LS161A

  • 生产厂家

    :TI

  • VCC(Min)(V)

    :4.75

  • VCC(Max)(V)

    :5.25

  • Bits(#)

    :4

  • Voltage(Nom)(V)

    :5

  • F @ nom voltage(Max)(MHz)

    :35

  • ICC @ nom voltage(Max)(mA)

    :32

  • tpd @ nom Voltage(Max)(ns)

    :35

  • IOL(Max)(mA)

    :8

  • IOH(Max)(mA)

    :-0.4

  • Function

    :Counter

  • Type

    :Binary

  • Rating

    :Catalog

  • Operating temperature range(C)

    :0 to 70

  • Package Group

    :PDIP|16SOIC|16SO|16

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+/25+
660
原装正品现货库存价优
询价
TI/德州仪器
22+
SOP-5.216
20000
原装现货,实单支持
询价
TI
25+
SOP2
4500
全新原装、诚信经营、公司现货销售!
询价
最新
2000
原装正品现货
询价
TI
24+
DIP-16
36500
原装现货/放心购买
询价
2023+
5.2mm
3000
进口原装现货
询价
TEXAS INSTRUMENTS
23+
PDIP16
9600
全新原装正品!一手货源价格优势!
询价
TI/德州仪器
SOIC-16_208mil
6000
只做原装正品,卖元器件不赚钱交个朋友
询价
TI
22+
SOP16
157603
原装正品现货,可开13个点税
询价
TI/德州仪器
24+
SOIC-16_208mil
6000
全新原装深圳仓库现货有单必成
询价