首页 >SN74LS>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

SN74LS10N

TRIPLE 3-INPUT NAND GATE

TRIPLE 3-INPUT NAND GATE LOW POWER SCHOTTKY

文件:118.88 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS112D

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54 /74LS112A dual JKflip-flop features individual J, K, clock, and asynchronousset and clear inputs to each flip-flop. When the clock goes HIGH,the inputs are enabled and data will be accepted. The logic level of the Jand K inputs may be allowed to change when the clock pulse is HIGH and the

文件:147.33 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS112N

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54 /74LS112A dual JKflip-flop features individual J, K, clock, and asynchronousset and clear inputs to each flip-flop. When the clock goes HIGH,the inputs are enabled and data will be accepted. The logic level of the Jand K inputs may be allowed to change when the clock pulse is HIGH and the

文件:147.33 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS113A

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP The SN54 /74LS113A offers individual J, K, set, and clock inputs. These monolithic dual flip-flops are designed so that when the clock goes HIGH, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may be allowed to cha

文件:88.56 Kbytes 页数:3 Pages

Motorola

摩托罗拉

SN74LS113D

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP The SN54 /74LS113A offers individual J, K, set, and clock inputs. These monolithic dual flip-flops are designed so that when the clock goes HIGH, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may be allowed to cha

文件:140.23 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS113N

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP The SN54 /74LS113A offers individual J, K, set, and clock inputs. These monolithic dual flip-flops are designed so that when the clock goes HIGH, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may be allowed to cha

文件:140.23 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS114D

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54/74LS114A offers common clock and common clear inputs and individual J, K, and set inputs. These monolithic dual flip-flops are designed sothat when the clock goes HIGH, the inputs are enabled and data will be accepted.The logic level of the J and K inputs may be allowed to change when the

文件:146.37 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS114N

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54/74LS114A offers common clock and common clear inputs and individual J, K, and set inputs. These monolithic dual flip-flops are designed sothat when the clock goes HIGH, the inputs are enabled and data will be accepted.The logic level of the J and K inputs may be allowed to change when the

文件:146.37 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS11D

TRIPLE 3-INPUT AND GATE

TRIPLE 3-INPUT AND GATE LOW POWER SCHOTTKY

文件:45.24 Kbytes 页数:2 Pages

Motorola

摩托罗拉

SN74LS11N

TRIPLE 3-INPUT AND GATE

TRIPLE 3-INPUT AND GATE LOW POWER SCHOTTKY

文件:45.24 Kbytes 页数:2 Pages

Motorola

摩托罗拉

技术参数

  • Supply voltage (Min) (V):

    4.75

  • Supply voltage (Max) (V):

    5.25

  • Number of channels (#):

    4

  • Inputs per channel:

    2

  • IOL (Max) (mA):

    8

  • IOH (Max) (mA):

    -0.4

  • Input type:

    Bipolar

  • Output type:

    Push-Pull

  • Features:

    High speed (tpd 10- 50ns)

  • Data rate (Max) (Mbps):

    35

  • Rating:

    Catalog

供应商型号品牌批号封装库存备注价格
TI
24+
SOP5.2
6868
原装现货,可开13%税票
询价
TI
16+
SO-20
8000
原装现货请来电咨询
询价
25+
DIP
18000
原厂直接发货进口原装
询价
TI
13+
DIP-16
1283
原装分销
询价
TI
24+
NA
8
原装现货假一罚十
询价
TMS
06+
PDIP
1000
自己公司全新库存绝对有货
询价
TI
DIP
2000
正品原装--自家现货-实单可谈
询价
TI
25+
SOP
2500
强调现货,随时查询!
询价
MOT
2016+
DIP
1950
只做原装,假一罚十,公司可开17%增值税发票!
询价
TI
24+
SO-20
6232
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
更多SN74LS供应商 更新时间2025-12-14 8:41:00