首页>SN74AHCT74MPWREP.A>规格书详情
SN74AHCT74MPWREP.A中文资料德州仪器数据手册PDF规格书
SN74AHCT74MPWREP.A规格书详情
Controlled Baseline
– One Assembly/Test Site, One Fabrication
Site
Extended Temperature Performance of
–55°C to 125°C
Enhanced Diminishing Manufacturing
Sources (DMS) Support
Enhanced Product-Change Notification
Qualification Pedigree†
Inputs Are TTL-Voltage Compatible
EPIC (Enhanced-Performance Implanted
CMOS) Process
Latch-Up Performance Exceeds 250 mA Per
JESD 17
ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
description/ordering information
The SN74AHCT74 is a dual positive-edge-triggered D-type flip-flop.
A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the
other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time
requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs
at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval,
data at the D input can be changed without affecting the levels at the outputs.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
PDIP14 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI/德州仪器 |
24+ |
NA/ |
4580 |
原厂直销,现货供应,账期支持! |
询价 | ||
三年内 |
1983 |
只做原装正品 |
询价 | ||||
TI |
24+/25+ |
20053 |
原装正品现货库存价优 |
询价 | |||
TI(德州仪器) |
2024+ |
- |
500000 |
诚信服务,绝对原装原盘 |
询价 | ||
TI |
22+ |
NA |
30000 |
原装正品支持实单 |
询价 | ||
Texas Instruments |
25+ |
14-PDIP |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
TI/德州仪器 |
24+ |
DIP14 |
165 |
只供应原装正品 欢迎询价 |
询价 | ||
TI |
2025+ |
PDIP-14 |
16000 |
原装优势绝对有货 |
询价 | ||
TI |
22+ |
14DIP |
9000 |
原厂渠道,现货配单 |
询价 |