首页>SN65LVDS95DGG.B>规格书详情
SN65LVDS95DGG.B中文资料德州仪器数据手册PDF规格书
SN65LVDS95DGG.B规格书详情
1FEATURES
• 3:21 Data Channel Compression at up to
1.428 Gigabits/s Throughput
• Suited for Point-to-Point Subsystem
Communication With Very Low EMI
• 21 Data Channels Plus Clock in Low-Voltage
TTL and 3 Data Channels Plus Clock Out
Low-Voltage Differential
• Operates From a Single 3.3-V Supply and
250 mW (Typ)
• 5-V Tolerant Data Inputs
• 'LVDS95 Has Rising Clock Edge Triggered
Inputs
• Bus Pins Tolerate 6-kV HBM ESD
• Packaged in Thin Shrink Small-Outline
Package With 20 Mil Terminal Pitch
• Consumes <1 mW When Disabled
• Wide Phase-Lock Input Frequency Range
20 MHz to 68 MHz
• No External Components Required for PLL
• Inputs Meet or Exceed the Requirements of
ANSI EIA/TIA-644 Standard
• Industrial Temperature Qualified
TA = –40°C to 85°C
• Replacement for the National DS90CR215
DESCRIPTION
The SN65LVDS95 LVDS serdes (serializer/deserializer) transmitter contains three 7-bit parallel-load serial-out
shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line drivers in a single
integrated circuit. These functions allow 21 bits of single-ended LVTTL data to be synchronously transmitted over
4 balanced-pair conductors for receipt by a compatible receiver, such as the SN65LVDS96.
When transmitting, data bits D0 through D20 are each loaded into registers of the SN65LVDS95 on the rising
edge of the input clock signal (CLKIN). The frequency of CLKIN is multiplied seven times and then used to
serially unload the data registers in 7-bit slices. The three serial streams and a phase-locked clock (CLKOUT)
are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.
The SN65LVDS95 requires no external components and little or no control. The data bus appears the same at
the input to the transmitter and output of the receiver with data transmission transparent to the user(s). The only
user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut
off the LVDS output drivers for lower power consumption. A low level on this signal clears all internal registers to
a low level.
The SN65LVDS95 is characterized for operation over ambient air temperatures of –40°C to 85°C.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
Texas Instruments |
24+ |
48-TSSOP |
56200 |
一级代理/放心采购 |
询价 | ||
TI |
23+ |
TSSOP-48PI |
3200 |
正规渠道,只有原装! |
询价 | ||
TI |
24+ |
80 |
询价 | ||||
TI/德州仪器 |
25+ |
TSSOP48 |
8880 |
原装认准芯泽盛世! |
询价 | ||
TI |
23+ |
N/A |
560 |
原厂原装 |
询价 | ||
TI/TEXAS |
NEW |
原厂封装 |
8931 |
代理全系列销售, 全新原装正品,价格优势,长期供应,量大可订 |
询价 | ||
TI/德州仪器 |
23+ |
TSSOP48 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
TI/德州仪器 |
22+ |
TSSOP-48 |
30000 |
十七年VIP会员,诚信经营,一手货源,原装正品可零售! |
询价 | ||
TI |
23+ |
SOP |
3600 |
绝对全新原装!优势供货渠道!特价!请放心订购! |
询价 | ||
TI |
22+ |
48TSSOP |
9000 |
原厂渠道,现货配单 |
询价 |


