首页 >SN65LVDS86A>规格书列表

零件型号下载 订购功能描述制造商 上传企业LOGO

SN65LVDS86A

Flatlink 接收器; • 3:21 Data Channel Expansion at up to 178.5 Mbytes/s Throughput• Suited for SVGA, XGA, or SXGA Display Data Transmission From Controller to Display With Very Low EMI• Three Data Channels and Clock Low-Voltage Differential Channels In and 21 Data and Clock Low-Voltage TTL Channels Out• Operates From a Single 3.3-V Supply• Tolerates 4-kV HBM ESD• Packaged in Thin Shrink Small-Outline Package (TSSOP) With 20-Mil Terminal Pitch• Consumes Less Than 1 mW When Disabled• Wide Phase-Lock Input Frequency Range of 31 MHz to 68 MHz• No External Components Required for PLL• Inputs Meet or Exceed the Standard Requirements of ANSI EIA/TIA-644 Standard• Improved Replacement for the DS90C364 and SN75LVDS86• Improved Jitter Tolerance• See SN65LVDS86A-Q1 Data Sheet for Information About the Automotive Qualified VersionFlatLink is a trademark of Texas Instruments Incorporated.;

The SN65LVDS86A/SN75LVDS86A FlatLink. receiver contains three serial-in 7-bit parallel-out shift registers and four low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS81, ’83, ’84, or ’85, over four balanced-pair conductors and expansion to 21 bits of single-ended low-voltage LVTTL synchronous data at a lower transfer rate.\n When receiving, the high-speed LVDS data is received and loaded into registers at seven times the LVDS input clock (CLKIN) rate. The data is then unloaded to a 21-bit-wide LVTTL parallel bus at the CLKIN rate. The ’LVDS86A presents valid data on the falling edge of the output clock (CLKOUT).\n The ’LVDS86A requires only four line-termination resistors for the differential inputs and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level on this signal clears all internal registers to a low level.\n The SN75LVDS86A is characterized for operation over ambient free-air temperatures of 0°C to 70°C. The SN65LVDS86A is characterized for operation over the full Automotive temperature range of –40°C to 125°C.\n \n

TITexas Instruments

德州仪器美国德州仪器公司

SN65LVDS86A

FLATLINK RECEIVER

TITexas Instruments

德州仪器美国德州仪器公司

SN65LVDS86A-Q1

汽车类 FlatLink 接收器; • 3:21 Data Channel Expansion at up to 178.5 Mbytes/s Throughput\n• Suited for SVGA, XGA, or SXGA Display Data Transmission From Controller to Display With Very Low EMI \n• Three Data Channels and Clock Low-Voltage Differential Channels In and 21 Data and Clock Low-Voltage TTL Channels Out\n• Operates From a Single 3.3-V Supply\n• Tolerates 4-kV Human-Body Model (HBM) ESD\n• Packaged in Thin Shrink Small-Outline Package (TSSOP) With 20-Mil Terminal Pitch\n• Consumes Less Than 1 mW When Disabled\n• Wide Phase-Lock Input Frequency Range 31 MHz to 68 MHz\n• No External Components Required for PLL\n• Inputs Meet or Exceed the Standard Requirements of ANSI EIA/TIA-644 Standard\n• Improved Replacement for the SN75LVDS86 and NSC DS90C364\n• Improved Jitter Tolerance\n• Qualified for Automotive Applications;

The SN65LVDS86A FlatLink™ receiver contains three serial-in 7-bit parallel-out shift registers and four low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS81, ’83, ’84, or ’85, over four balanced-pair conductors and expansion to 21 bits of single-ended low-voltage LVTTL synchronous data at a lower transfer rate.\nWhen receiving, the high-speed LVDS data is received and loaded into registers at seven times the LVDS input clock (CLKIN) rate. The data is then unloaded to a 21-bit wide LVTTL parallel bus at the CLKIN rate. The SN65LVDS86A presents valid data on the falling edge of the output clock (CLKOUT).\nThe SN65LVDS86A requires only four line-termination resistors for the differential inputs and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level on this signal clears all internal registers to a low level.\nThe SN65LVDS86A is characterized for operation over the full automotive temperature range of –40°C to 125°C.\n \n

TITexas Instruments

德州仪器美国德州仪器公司

SN65LVDS86ADGGRQ1

FlatLink??RECEIVER

TI1Texas Instruments

德州仪器美国德州仪器公司

SN65LVDS86AQ

FLATLINK RECEIVER

TITexas Instruments

德州仪器美国德州仪器公司

SN65LVDS86A-Q1

FlatLink??RECEIVER

TI1Texas Instruments

德州仪器美国德州仪器公司

SN65LVDS86AQDGG

FLATLINK RECEIVER

TITexas Instruments

德州仪器美国德州仪器公司

SN65LVDS86AQDGGG4

FlatLink??RECEIVER

TI1Texas Instruments

德州仪器美国德州仪器公司

SN65LVDS86AQDGGR

FLATLINK RECEIVER

TITexas Instruments

德州仪器美国德州仪器公司

SN65LVDS86AQDGGRG4

FlatLink??RECEIVER

TI1Texas Instruments

德州仪器美国德州仪器公司

技术参数

  • Protocols:

    Channel-Link I

  • Parallel bus width(bits):

    21

  • Signaling rate(Mbps):

    1785

  • Input signal:

    LVDS

  • Output signal:

    LVTTL

  • Package Group:

    TSSOP

  • Operating temperature range(C):

    -40 to 125

  • Rating:

    Automotive

供应商型号品牌批号封装库存备注价格
TI
24+
TSSOP|48
71000
免费送样原盒原包现货一手渠道联系
询价
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI
17+
TSSOP
6200
100%原装正品现货
询价
TI
13+
TSSOP48PIN
2753
原装分销
询价
TEXASINSTRU
24+
7860
原装现货假一罚十
询价
TI
16+
NA
8800
原装现货,货真价优
询价
TI
2016+
TSSOP
3500
本公司只做原装,假一罚十,可开17%增值税发票!
询价
TI
24+
TSSOP48
1824
询价
TI
24+
SOP-8
3378
绝对原装公司现货供应!价格优势
询价
TI
24+
SOP
5000
只做原装公司现货
询价
更多SN65LVDS86A供应商 更新时间2025-7-28 17:06:00