首页>SN65LVDS116DGGR.B>规格书详情

SN65LVDS116DGGR.B中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

SN65LVDS116DGGR.B

功能描述

16-PORT LVDS REPEATER

丝印标识

LVDS116

封装外壳

TSSOP

文件大小

340.26 Kbytes

页面数量

20

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-10-4 11:10:00

人工找货

SN65LVDS116DGGR.B价格和库存,欢迎联系客服免费人工找货

SN65LVDS116DGGR.B规格书详情

FEATURES

· One Receiver and Sixteen Line Drivers Meet

or Exceed the Requirements of ANSI

EIA/TIA-644 Standard

· Typical Data Signaling Rates to 400 Mbps or

Clock Frequencies to 400 MHz

· Enabling Logic Allows Separate Control of

Each Bank of Four Channels or 2-Bit

Selection of Any One of the Four Banks

· Low-Voltage Differential Signaling With

Typical Output Voltage of 350 mV and a 100-W

Load

· Electrically Compatible With LVDS, PECL,

LVPECL, LVTTL, LVCMOS, GTL, BTL, CTT,

SSTL, or HSTL Outputs With External

Termination Networks

· Propagation Delay Times < 4.7 ns

· Output Skew Is < 300 ps and Part-to-Part

Skew < 1.5 ns

· Total Power Dissipation Typically 470 mW

With All Ports Enabled and at 200 MHz

· Driver Outputs or Receiver Input Is High

Impedance When Disabled or With VCC < 1.5

V

· Bus-Pin ESD Protection Exceeds 12 kV

· Packaged in Thin Shrink Small-Outline

Package With 20-Mil Terminal Pitch

DESCRIPTION

The SN65LVDS116 is one differential line receiver

connected to sixteen differential line drivers that

implement the electrical characteristics of low-voltage

differential signaling (LVDS). LVDS, as specified in

EIA/TIA-644, is a data signaling technique that offers

the low-power, low-noise coupling, and fast switching

speeds to transmit data at relatively long distances.

(Note: The ultimate rate and distance of data transfer

is dependent upon the attenuation characteristics of

the media, the noise coupling to the environment, and

other system characteristics.)

The intended application of this device and signaling

technique is for point-to-point or multidrop baseband

data transmission over controlled impedance media of approximately 100 W. The transmission media may

be printed-circuit board traces, backplanes, or cables.

The large number of drivers integrated into the same

substrate along with the low pulse skew of balanced

signaling, allows extremely precise timing alignment

of the signals repeated from the input. This is

particularly advantageous in system clock distribution.

The SN65LVDS116 is characterised for operation

from –40°C to 85°C.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
23+
TSSOP-64
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
询价
N/A
2447
SMD
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
TI
2025+
TSSOP-64
16000
原装优势绝对有货
询价
TI/德州仪器
23+
TSSOP-64
50000
全新原装正品现货,支持订货
询价
TI
22+
64TSSOP
9000
原厂渠道,现货配单
询价
24+
3000
自己现货
询价
22+
NA
3450
加我QQ或微信咨询更多详细信息,
询价
Texas Instruments
24+
64-TSSOP
56300
一级代理/放心采购
询价
TI
16+
TSSOP-64
8000
原装现货请来电咨询
询价
TI
23+
N/A
560
原厂原装
询价