首页>SN65LVDS108DBT.B>规格书详情
SN65LVDS108DBT.B中文资料德州仪器数据手册PDF规格书
SN65LVDS108DBT.B规格书详情
FEATURES
· One Line Receiver and Eight Line Drivers
Configured as an 8-Port LVDS Repeater
· Line Receiver and Line Drivers Meet or
Exceed the Requirements of ANSI EIA/TIA-644
Standard
· Typical Data Signaling Rates to 400 Mbps or
Clock Frequencies to 400 MHz
· Enabling Logic Allows Individual Control of
Each Driver Output, Plus All Outputs
· Low-Voltage Differential Signaling With
Typical Output Voltage of 350 mV and a 100-W
Load
· Electrically Compatible With LVDS, PECL,
LVPECL, LVTTL, LVCMOS, GTL, BTL, CTT,
SSTL, or HSTL Outputs With External
Termination Networks
· Propagation Delay Times < 4.7 ns
· Output Skew Less Than 300 ps and
Part-to-Part Skew Less Than 1.5 ns
· Total Power Dissipation at 200 MHz Typically
Less Than 330 mW With 8 Channels Enabled
· Driver Outputs or Receiver Input Equals High
Impedance When Disabled or With VCC < 1.5 V
· Bus-Pin ESD Protection Exceeds 12 kV
· Packaged in Thin Shrink Small-Outline
Package With 20-Mil Terminal Pitch
DESCRIPTION
The SN65LVDS108 is configured as one differential line receiver connected to eight differential line drivers.
Individual output enables are provided for each output and an additional enable is provided for all outputs.
The line receivers and line drivers implement the electrical characteristics of low-voltage differential signaling
(LVDS). LVDS, as specified in EIA/TIA-644, is a data signaling technique that offers low power, low noise
emission, high noise immunity, and high switching speeds. (Note: The ultimate rate and distance of data transfer
is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other
system characteristics.)
The intended application of this device, and the LVDS signaling technique, is for point-to-point or
point-to-multipoint (distributed simplex) baseband data transmission on controlled impedance media of
approximately 100 W. The transmission media may be printed-circuit board traces, backplanes, or cables. The
large number of drivers integrated into the same silicon substrate, along with the low pulse skew of balanced
signaling, provides extremely precise timing alignment of the signals being repeated from the inputs. This is
particularly advantageous for implementing system clock or data distribution trees.
The SN65LVDS108 is characterized for operation from –40°C to 85°C.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
23+ |
NA |
2860 |
原装正品代理渠道价格优势 |
询价 | ||
TI(德州仪器) |
2447 |
TSSOP-38 |
315000 |
2000个/圆盘一级代理专营品牌!原装正品,优势现货, |
询价 | ||
TI/德州仪器 |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI |
2025+ |
TSSOP-38 |
16000 |
原装优势绝对有货 |
询价 | ||
TI/德州仪器 |
08+ |
TSSOP38 |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
TI/德州仪器 |
23+ |
TSSOP38 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
TI(德州仪器) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
TI/德州仪器 |
22+ |
TSSOP-38 |
16200 |
原装正品 |
询价 | ||
TI |
22+ |
38TSSOP |
9000 |
原厂渠道,现货配单 |
询价 | ||
TI/德州仪器 |
24+ |
TSSOP-38PI |
1346 |
只供应原装正品 欢迎询价 |
询价 |