首页>SN54S374J>规格书详情

SN54S374J中文资料德州仪器数据手册PDF规格书

SN54S374J
厂商型号

SN54S374J

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

丝印标识

SN54S374J

封装外壳

CDIP

文件大小

1.58154 Mbytes

页面数量

32

生产厂商 Texas Instruments
企业简称

TI1德州仪器

中文名称

美国德州仪器公司官网

原厂标识
TI1
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-1 23:00:00

人工找货

SN54S374J价格和库存,欢迎联系客服免费人工找货

SN54S374J规格书详情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

产品属性

  • 型号:

    SN54S374J

  • 制造商:

    Texas Instruments

  • 功能描述:

    Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1-Element 20-Pin CDIP Tube

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
CDIP20
907
只做原装,提供一站式配单服务,代工代料。BOM配单
询价
TI/德州仪器
24+
NA/
3400
优势代理渠道,原装正品,可全系列订货开增值税票
询价
TI
24+
N/A
6000
只做原装正品现货
询价
TI/德州仪器
22+
DIP
100000
代理渠道/只做原装/可含税
询价
TI
24+
DIP
30617
TI一级代理商原装进口现货
询价
TI
23+
DIP
12800
公司只有原装 欢迎来电咨询。
询价
TI/德州仪器
24+
DIP
3690
只供应原装正品 欢迎询价
询价
TI
2016+
DIP
6528
只做进口原装现货!假一赔十!
询价
TI/
22+23+
DIP
8000
新到现货,只做原装进口
询价
TI
2020+
DIP20陶瓷
2500
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价