SN54LS191数据手册TI中文资料规格书
SN54LS191规格书详情
描述 Description
The '190, 'LS190, '191, and 'LS191 are synchronous, reversible up/down counters having a complexity of 58 equivalent gates. The '191 and 'LS191 are 4-bit binary counters and the '190 and 'LS190 are BCD counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple clock) counters. The outputs of the four master-slave flip-flops are triggered on a low-to-high transition of the clock input if the enable input is low. A high at the enable input inhibits counting. Level changes at the enable input should be made only when the clock input is high. The direction of the count is determined by the level of the down/up input. When low, the counter count up and when high, it counts down. A false clock may occur if the down/up input changes while the clock is low. A false ripple carry may occur if both the clock and enable are low and the down/up input is high during a load pulse. These counters are fully programmable; that is, the outputs may be preset to either level by placing a low on the load input and entering the desired data at the data inputs. The output will change to agree with the data inputs independently of the level of the clock input. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the preset inputs. The clock, down/up, and load inputs are buffered to lower the drive requirement which significantly reduces the number of clock drivers, etc., required for long parallel words. Two outputs have been made available to perform the cascading function: ripple clock and maximum/minimum count. The latter output produces a high-level output pulse with a duration approximately equal to one complete cycle of the clock when the counter overflows or underflows. The ripple clock output produces a low-level output pulse equal in width to the low-level portion of the clock input when an overflow or underflow condition exists. The counters can be easily cascaded by feeding the ripple clock output to the enable input of the succeeding counter if parallel clocking is used, or to the clock input if parallel enabling is used. The maximum/minimum count output can be used to accomplish look-ahead for high-speed operation. Series 54' and 54LS' are characterized for operation over the full military temperature range of -55°C to 125°C; Series 74' and 74LS' are characterized for operation from 0°C to 70°C.
特性 Features
• Counts 8-4-2-1 BCD or Binary
• Single Down/Up Count Control Line
• Count Enable Control Input
• Ripple Clock Output for Cascading
• Asynchronously Presettable with Load Control
• Parallel Outputs
• Cascadable for n-Bit Applications
技术参数
- 制造商编号
:SN54LS191
- 生产厂家
:TI
- VCC(Min)(V)
:4.75
- VCC(Max)(V)
:5.25
- Bits(#)
:4
- Voltage(Nom)(V)
:5
- F @ nom voltage(Max)(MHz)
:35
- ICC @ nom voltage(Max)(mA)
:105
- tpd @ nom Voltage(Max)(ns)
:52
- IOL(Max)(mA)
:16
- IOH(Max)(mA)
:-0.8
- Function
:Counter
- Type
:Binary
- Rating
:Military
- Operating temperature range(C)
:-55 to 125
- Package Group
:CDIP|16CFP|16LCCC|20
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
n/a |
3000 |
自己现货 |
询价 | ||
TI |
24+ |
3378 |
绝对原装公司现货供应!价格优势 |
询价 | |||
TI/德州仪器 |
25+ |
DIP |
860000 |
明嘉莱只做原装正品现货 |
询价 | ||
TI |
CDIP |
890 |
优势库存 |
询价 | |||
TI |
23+ |
CDIP? |
5000 |
原装正品,假一罚十 |
询价 | ||
TI/德州仪器 |
0430+ |
DIP |
3 |
原装现货 |
询价 | ||
TI/德州仪器 |
24+ |
NA/ |
100 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
TI |
24+ |
CDIP|16 |
55200 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
TI/德州仪器 |
23+ |
CDIP16 |
5000 |
只有原装,欢迎来电咨询! |
询价 | ||
MOTOROLA |
22+ |
CDIP-16 |
3000 |
原装正品,支持实单 |
询价 |