首页>SN54ALS569A>规格书详情
SN54ALS569A数据手册TI中文资料规格书
SN54ALS569A规格书详情
描述 Description
The SN74ALS568A decade counter and ´ALS569A binary counters are programmable, count up or down, and offer both synchronous and asynchronous clearing. All synchronous functions are executed on the positive-going edge of the clock (CLK) input.
The clear function is initiated by applying a low level to either asynchronous clear (ACLR\\) or synchronous clear (SCLR\\). Asynchronous (direct) clearing overrides all other functions of the device, while synchronous clearing overrides only the other synchronous functions. Data is loaded from the A, B, C, and D inputs by holding load () low during a positive-going clock transition. The counting function is enabled only when enable P (ENP\\) and enable T (ENT\\) are low and ACLR\\, SCLR\\, and are high. The up/down (U/D\\) input controls the direction of the count. These counters count up when U/D\\ is high and count down when U/D\\ is low.
A high level at the output-enable () input forces the Q outputs into the high-impedance state, and a low level enables those outputs. Counting is independent of . ENT\\ is fed forward to enable the ripple-carry output (RCO\\) to produce a low-level pulse while the count is zero (all Q outputs low) when counting down or maximum (9 or 15) when counting up. The clocked carry output (CCO\\) produces a low-level pulse for a duration equal to that of the low level of the clock when is low and the counter is enabled (both ENP\\ and ENT\\ are low); otherwise, CCO\\ is high. CCO\\ does not have the glitches commonly associated with a ripple-carry output. Cascading is normally accomplished by connecting or CCO\\ of the first counter to ENT\\ of the next counter. However, for very high-speed counting, should be used for cascading since CCO\\ does not become active until the clock returns to the low level.
The SN54ALS569A is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS568A and SN74ALS569A are characterized for operation from 0°C to 70°C.
特性 Features
• 3-State Q Outputs Drive Bus Lines Directly
• Counter Operation Independent of 3-State Output
• Fully Synchronous Clear, Count, and Load
• Asynchronous Clear Is Also Provided
• Fully Cascadable
• Package Options Include Plastic Small-Outline (DW) Packages,Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic(J) 300-mil DIPs
技术参数
- 制造商编号
:SN54ALS569A
- 生产厂家
:TI
- VCC(Min)(V)
:4.5
- VCC(Max)(V)
:5.5
- Bits(#)
:4
- Voltage(Nom)(V)
:5
- F @ nom voltage(Max)(MHz)
:75
- ICC @ nom voltage(Max)(mA)
:32
- tpd @ nom Voltage(Max)(ns)
:28
- IOL(Max)(mA)
:24
- IOH(Max)(mA)
:-2.6
- Function
:Counter
- Type
:Binary
- Rating
:Military
- Operating temperature range(C)
:-55 to 125
- Package Group
:CDIP|20LCCC|20
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
NA/ |
252 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
TI |
21+ |
DIP20 |
1638 |
只做原装正品,不止网上数量,欢迎电话微信查询! |
询价 | ||
TI |
1802+ |
CDIP20 |
6528 |
只做原装正品现货,或订货假一赔十! |
询价 | ||
TI/德州仪器 |
23+ |
DIP |
90000 |
只做自库存深圳可交货 |
询价 | ||
最新 |
2000 |
原装正品现货 |
询价 | ||||
TI |
25+ |
DAP |
3000 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
TI |
24+ |
SMD |
500 |
“芯达集团”专营军工百分之百原装进口 |
询价 | ||
TI/TEXAS |
23+ |
原厂封装 |
8931 |
询价 | |||
TI |
23+ |
CDIP20 |
5500 |
现货,全新原装 |
询价 | ||
TI |
23+ |
CDIP20 |
3200 |
正规渠道,只有原装! |
询价 |