首页>SN54ACT3632HFP.A>规格书详情
SN54ACT3632HFP.A中文资料德州仪器数据手册PDF规格书
SN54ACT3632HFP.A规格书详情
Free-Running CLKA and CLKB Can Be
Asynchronous or Coincident
Two Independent 512 × 36 Clocked FIFOs
Buffering Data in Opposite Directions
Mailbox-Bypass Register for Each FIFO
Programmable Almost-Full and
Almost-Empty Flags
Microprocessor Interface Control Logic
IRA, ORA, AEA, and AFA Flags
Synchronized by CLKA
Released as DESC SMD (Standard
Microcircuit Drawing) 5962-9562801QYA
IRB, ORB, AEB, and AFB Flags
Synchronized by CLKB
Low-Power 0.8-mm Advanced CMOS
Technology
Supports Clock Frequencies up to 50 MHz
Fast Access Times of 13 ns
Packaged in 132-Pin Ceramic Quad Flat
Package
description
The SN54ACT3632 is a high-speed, low-power CMOS clocked bidirectional FIFO memory. It supports clock
frequencies up to 50 MHz and has read access times as fast as 11 ns. Two independent 512 × 36 dual-port
SRAM FIFOs on the chip buffer data in opposite directions. Each FIFO has flags to indicate empty and full
conditions and two programmable flags (almost full and almost empty) to indicate when a selected number of
words is stored in memory. Communication between each port can bypass the FIFOs via two 36-bit mailbox
registers. Each mailbox register has a flag to signal when new mail has been stored. Two or more devices can
be used in parallel to create wider data paths.
The SN54ACT3632 is a clocked FIFO, which means each port employs a synchronous interface. All data
transfers through a port are gated to the low-to-high transition of a port clock by enable signals. The clocks for
each port are independent of one another and can be asynchronous or coincident. The enables for each port
are arranged to provide a simple bidirectional interface between microprocessors and/or buses with
synchronous control.
The input-ready (IRA, IRB) flag and almost-full (AFA, AFB) flag of a FIFO are two-stage synchronized to the
port clock that writes data to its array. The output-ready (ORA, ORB) flag and almost-empty (AEA, AEB) flag
of a FIFO are two-stage synchronized to the port clock that reads data from its array. Offset values for the
almost-full and almost-empty flags of both FIFOs can be programmed from port A.
The SN54ACT3632 is characterized for operation over the full military temperature range of –55°C to 125°C.
For more information on this device family, see the following application reports:
FIFO Mailbox-Bypass Registers: Using Bypass Registers to Initialize DMA Control
(literature number SCAA007)
Interfacing TI Clocked FIFOs With TI Floating-Point Digital Signal Processors (literature number SCAA005)
Metastability Performance of Clocked FIFOs (literature number SCZA004)
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
NA/ |
3404 |
原厂直销,现货供应,账期支持! |
询价 | ||
TI |
23+ |
07+ |
65480 |
询价 | |||
DIP14 |
23+ |
NA |
15659 |
振宏微专业只做正品,假一罚百! |
询价 | ||
TI/德州仪器 |
2450+ |
TSSOP16 |
6540 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
TI/德州仪器 |
QQ咨询 |
DIP |
250 |
全新原装 研究所指定供货商 |
询价 | ||
TI |
23+ |
DIP |
5000 |
原装正品,假一罚十 |
询价 | ||
ADI |
23+ |
TSSOP16 |
8000 |
只做原装现货 |
询价 | ||
最新 |
2000 |
原装正品现货 |
询价 | ||||
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
询价 | |||
TI |
24+ |
DIP |
55 |
只做原装,欢迎询价,量大价优 |
询价 |


