SN54173数据手册TI中文资料规格书
SN54173规格书详情
描述 Description
The '173 and 'LS173A 4-bit registers include D-type flip-flops featuring totem-pole 3-state outputs capable of driving highly capacitive or relatively low-impedance loads. The high-impedance third state and increased high-logic-level drive provide these flip-flops with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. Up to 128 of the SN74173 or SN74LS173A outputs can be connected to a common bus and still drive two Series 54/74 or 54LS/74LS TTL normalized loads, respectively. Similarly, up to 49 of the SN54173 or SN54LS173A outputs can be connected to a common bus and drive one additional Series 54/74 or 54LS/74LS TTL normalized load, respectively. To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels, the output control circuitry is designed so that the average output disable times are shorter than the average output enable times. Gated enable inputs are provided on these devices for controlling the entry of data into the flip-flops. When both data-enable (G\\1, G\\2) inputs are low, data at the D inputs are loaded into their respective flip-flops on the next positive transition of the buffered clock input. Gate output-control (M, N) inputs also are provided. When both are low, the normal logic states (high or low levels) of the four outputs are available for driving the loads or bus lines. The outputs are disabled independently from the level of the clock by a high logic level at either output-control input. The outputs then present a high impedance and neither load nor drive the bus line. Detailed operation is given in the function table. The SN54173 and SN54LS173A are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74173 and SN74LS173A are characterized for operation from 0°C to 70°C.
特性 Features
• 3-State Outputs Interface Directly With System Bus
• Gated Output-Control LInes for Enabling or Disabling the Outputs
• Fully Independent Clock Virtually Eliminates Restrictions for Operating in One of Two Modes:
• Parallel Load
• Do Nothing (Hold)
• For Application as Bus Buffer Registers
• Package Options Include Plastic Small-Outline (D) Packages, Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs
技术参数
- 制造商编号
:SN54173
- 生产厂家
:TI
- Supply voltage (min) (V)
:4.5
- Supply voltage (max) (V)
:5.5
- Input type
:TTL
- Output type
:TTL
- Operating temperature range (°C)
:-55 to 125
- Rating
:Military
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
23+ |
CDIP-16 |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | ||
最新 |
2000 |
原装正品现货 |
询价 | ||||
TI/德州仪器 |
QQ咨询 |
CDIP |
1823 |
全新原装 研究所指定供货商 |
询价 | ||
SN54175J |
2 |
2 |
询价 | ||||
TI/德州仪器 |
2403+ |
CDIP16 |
6489 |
原装现货热卖!十年芯路!坚持! |
询价 | ||
TI |
20+ |
11 |
全新现货热卖中欢迎查询 |
询价 | |||
TI/MOT |
2021+ |
60000 |
原装现货,欢迎询价 |
询价 | |||
TI |
24+ |
n/a |
3000 |
自己现货 |
询价 | ||
TI/德州仪器 |
23+ |
DIP16 |
6000 |
专业配单保证原装正品假一罚十 |
询价 | ||
TI/德州仪器 |
23+ |
CDIP16 |
5000 |
只有原装,欢迎来电咨询! |
询价 |