首页>SM32C6416T-EP>规格书详情
SM32C6416T-EP中文资料增强型产品 C6416T 定点 DSP数据手册TI规格书
SM32C6416T-EP规格书详情
描述 Description
The TMS320C64x DSPs) (including the SM32C64xT devices) are the highest-performance fixed-point DSP generation in the TMS320C6000 DSP platform. The TMS320C64x (C64x) device is based on the second-generation high-performance, advanced VelociTI very-long-instruction-word (VLIW) architecture (VelociTI.2) developed by Texas Instruments (TI), making these DSPs an excellent choice for wireless infrastructure applications. The C64x is a code-compatible member of the C6000. DSP platform.With performance of up to 8000 million instructions per second (MIPS) at a clock rate of 1 GHz, the C64x devices offer cost-effective solutions to high-performance DSP programming challenges. The C64x DSPs possess the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional unitstwo multipliers for a 32-bit result and six arithmetic logic units (ALUs) with VelociTI.2 extensions. The VelociTI.2 extensions in the eight functional units include new instructions to accelerate the performance in key applications and extend the parallelism of the VelociTI architecture. The C64x can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 4000 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 8000 MMACS. The C64x DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices.
The C6416T device has two high-performance embedded coprocessors [Viterbi Decoder Coprocessor (VCP) and Turbo Decoder Coprocessor (TCP)] that significantly speed up channel-decoding operations on-chip. The VCP operating at CPU clock divided-by-4 can decode over 833 7.95-Kbps adaptive multi-rate (AMR) [K = 9, R = 1/3] voice channels. The VCP supports constraint lengths K = 5, 6, 7, 8, and 9, rates R = 1/2, 1/3, and 1/4, and flexible polynomials, while generating hard decisions or soft decisions. The TCP operating at CPU clock divided-by-2 can decode up to sixty 384-Kbps or ten 2-Mbps turbo encoded channels (assuming 6 iterations). The TCP implements the max*log-map algorithm and is designed to support all polynomials and rates required by Third-Generation Partnership Projects (3GPP and 3GPP2), with fully programmable frame length and turbo interleaver. Decoding parameters such as the number of iterations and stopping criteria are also programmable. Communications between the VCP/TCP and the CPU are carried out through the EDMA controller.
The C64x uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128K-bit direct mapped cache and the Level 1 data cache (L1D) is a 128K-bit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 8M-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory or combinations of cache (up to 256K bytes) and mapped memory. The peripheral set includes three multichannel buffered serial ports (McBSPs); an 8-bit Universal Test and Operations PHY Interface for Asynchronous Transfer Mode (ATM) Slave [UTOPIA Slave] port; three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a peripheral component interconnect (PCI); a general-purpose input/output port (GPIO) with 16 GPIO pins; and two glueless external memory interfaces (64-bit EMIFA and 16-bit EMIFB), both of which are capable of interfacing to synchronous and asynchronous memories and peripherals. The C64x has a complete set of development tools which includes: an advanced C compiler with C64x-specific enhancements, an assembly optimizer to simplify programming and scheduling, and a Windows debugger interface for visibility into source code execution.
特性 Features
• Controlled Baseline
• Extended Temperature Performance of up to –40°C to 105°C
• Enhanced Product-Change Notification
• Highest-Performance Fixed-Point DSPs
• 600-/720-/850-MHz, 1-GHz Clock Rate
• Twenty-Eight Operations/Cycle
• Fully Software-Compatible With C62x™
• VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x™ DSP Core
• Non-Aligned Load-Store Architecture
• Instruction Packing Reduces Code Size
• VCP
• Programmable Code Parameters
• TCP
• Programmable Turbo Code and Decoding Parameters
• L1/L2 Memory Architecture
• 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
• Two External Memory Interfaces (EMIFs)
• Glueless Interface to Asynchronous Memories and Synchronous Memories
• Instruction Set Features
• 8-Bit Overflow Protection
• Normalization, Saturation, Bit-Counting
• Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
• User-Configurable Bus Width (32-/16-Bit)
• 32-Bit/33-MHz, 3.3-V PCI Master/Slave Interface Conforms to PCI Specification 2.2
• Four-Wire Serial EEPROM Interface
• DSP Interrupt Via PCI I/O Cycle
• Three Multichannel Buffered Serial Ports
• Up to 256 Channels Each
• Serial Peripheral Interface (SPI) Compatible (Motorola™)
• Three 32-Bit General-Purpose Timers
• UTOPIA Level 2 Slave ATM Controller
• User-Defined Cell Format up to 64 Bytes
• 16 General-Purpose I/O (GPIO) Pins
• 532-Pin Ball Grid Array (BGA) Package (GLZ Suffix), 0.8-mm Ball Pitch
C62x, VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments. Motorola is a trademark of Motorola, Inc. Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits. IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture. TMS320C6000, C64x, and C6000 are trademarks of Texas Instruments. Windows is a registered trademark of the Microsoft Corporation. Other trademarks are the property of their respective owners. These C64x™ devices have two EMIFs (64-bit EMIFA and 16-bit EMIFB). The prefix \"A\" in front of a signal name indicates it is an EMIFA signal whereas a prefix \"B\" in front of a signal name indicates it is an EMIFB signal. Throughout the rest of this document, in generic EMIF areas of discussion, the prefix \"A\" or \"B\" may be omitted from the signal name.
技术参数
- 制造商编号
:SM32C6416T-EP
- 生产厂家
:TI
- DSP MHz (Max)
:1000
- CPU
:32-/64-bit
- Operating system
:DSP/BIOS
- Rating
:HiRel Enhanced Product
- Operating temperature range (C)
:-40 to 105
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
FCBGA532 |
12800 |
强势渠道订货 7-10天 |
询价 | ||
Texas Instruments |
20+ |
BGA-272 |
15988 |
TI全新DSP-可开原型号增税票 |
询价 | ||
TI(德州仪器) |
2024+ |
BGA-272 |
500000 |
诚信服务,绝对原装原盘 |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
TexasInstruments |
24+ |
532-FCBGA(23x23) |
66800 |
原厂授权一级代理,专注汽车、医疗、工业、新能源! |
询价 | ||
TexasInstruments |
18+ |
ICDSPFIXED-POINT532-FCBG |
6800 |
公司原装现货/欢迎来电咨询! |
询价 | ||
Texas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI |
25+ |
BGA (GDP) |
6000 |
原厂原装,价格优势 |
询价 | ||
TI |
23+ |
BGA-272 |
420 |
原厂原装 |
询价 | ||
Texas Instruments |
25+ |
532-BFBGA FCBGA |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 |