首页>SM320C6415-EP>规格书详情

SM320C6415-EP中文资料增强型产品 C6415 定点 DSP数据手册TI规格书

PDF无图
厂商型号

SM320C6415-EP

功能描述

增强型产品 C6415 定点 DSP

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-25 19:08:00

人工找货

SM320C6415-EP价格和库存,欢迎联系客服免费人工找货

SM320C6415-EP规格书详情

描述 Description

The TMS320C64x™ DSPs (including the SM320C6414-EP, SM320C6415-EP, and SM320C6416-EP devices) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The SM320C64x™ (C64x™) device is based on the second-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture (VelociTI.2™) developed by Texas Instruments (TI), making these DSPs an excellent choice for multichannel and multifunction applications. The C64x™ is a code-compatible member of the C6000™ DSP platform.

With performance of up to 4000 million instructions per second (MIPS) at a clock rate of 500 MHz, the C64x devices offer cost-effective solutions to high-performance DSP programming challenges. The C64x DSPs possess the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units – 2 multipliers for a 32-bit result and 6 arithmetic logic units (ALUs) – with VelociTI.2 extensions. The VelociTI.2 extensions in the eight functional units include new instructions to accelerate the performance in key applications and extend the parallelism of the VelociTI architecture. The C64x can produce four 32-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. The C64x DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices.

The C6416 device has two high-performance embedded coprocessors [Viterbi decoder coprocessor (VCP) and turbo decoder coprocessor (TCP)] that significantly speed up channel-decoding operations on chip. The VCP operating at CPU clock divided-by-4 can decode over 500 7.95-Kbps adaptive multi-rate (AMR) (K = 9, R = 1/3) voice channels. The VCP supports constraint lengths K = 5, 6, 7, 8, and 9, rates R = 1/2, 1/3, and 1/4, and flexible polynomials, while generating hard decisions or soft decisions. The TCP operating at CPU clock divided-by-2 can decode up to 36 384-Kbps or 6 2-Mbps turbo encoded channels (assuming iterations). The TCP implements the max*log-map algorithm and is designed to support all polynomials and rates required by Third-Generation Partnership Projects (3GPP and 3GPP2), with fully programmable frame length and turbo interleaver. Decoding parameters, such as the number of iterations and stopping criteria, are also programmable. Communications between the VCP/TCP and the CPU are carried out through the EDMA controller.

The C64x uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The level 1 program (L1P) cache is a 128K-bit direct-mapped cache and the level 1 data (L1D) cache is a 128K-bit 2-way set-associative cache. The level 2 memory/cache (L2) consists of an 8M-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory or combinations of cache (up to 256K bytes) and mapped memory. The peripheral set includes 3 multichannel buffered serial ports (McBSPs), an 8-bit universal test and operations PHY interface for asynchronous transfer mode (ATM) slave (UTOPIA slave) port (C6415/C6416 only), 3 32-bit general-purpose timers, a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32), a peripheral component interconnect (PCI) (C6415/C6416 only), a general-purpose input/output port (GPIO) with 16 GPIO pins, and two glueless external memory interfaces (64-bit EMIFA and 16-bit EMIFB), both of which are capable of interfacing to synchronous and asynchronous memories and peripherals.

The C64x has a complete set of development tools that includes an advanced C compiler with C64x-specific enhancements, an assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.(3)(4)

特性 Features

• Highest-Performance Fixed-Point Digital Signal Processors (DSPs)
• 500-MHz Clock Rate
• 28 Operations/Cycle
• Fully Software Compatible With C62x™
• VelociTI.2™ Extensions to VelociTI™ Advanced Very Long Instruction Word (VLIW) TMS320C64x™ DSP Core
• Nonaligned Load-Store Architecture
• Instruction Packing Reduces Code Size
• Instruction Set Features
• 8-Bit Overflow Protection
• Normalization, Saturation, Bit-Counting
• Viterbi Decoder Coprocessor (VCP) (C6416)
• Programmable Code Parameters
• Turbo Decoder Coprocessor (TCP) (C6416)
• Programmable Turbo Code and Decoding Parameters
• L1/L2 Memory Architecture
• 128K-Bit (16K-Byte) L1D Data Cache
• Two External Memory Interfaces (EMIFs) for 1280M-Byte Addressable External Memory
• Host-Port Interface (HPI)
• 32-Bit/33-MHz, 3.3-V PCI Master/Slave Interface Conforms to PCI Specification 2.2 (C6415/C6416)
• Four-Wire Serial EEPROM Interface
• DSP Interrupt Via PCI I/O Cycle
• Three Multichannel Buffered Serial Ports (McBSPs)
• Up to 256 Channels Each
• Serial Peripheral Interface (SPI) Compatible (Motorola)
• Three 32-Bit General-Purpose Timers
• UTOPIA Level 2 Slave ATM Controller
• User-Defined Cell Format up to 64 Bytes
• Sixteen General-Purpose I/O (GPIO) Pins
• IEEE-1149.1 (JTAG
• 532-Pin Ball Grid Array (BGA) Package (GLZ Suffix), 0.8-mm Ball Pitch
• 3.3-V I/Os, 1.25-V Internal (500 MHz)
• Controlled Baseline
• One Fabrication Site

• Extended Product-Change Notification
• S-Version currently available for C6415 only. Additional custom temperature ranges available upon request.
- Throughout the remainder of this document, the SM320C6414-EP, SM320C6415-EP, and SM320C6416-EP are referred to as SM320C64x or C64x where generic and, where specific, their individual full device part numbers are used or abbreviated as C6414, C6415, or C6416, respectively. (4) These C64x devices have two EMIFs (64-bit EMIFA and 16-bit EMIFB). The prefix \"A\" in front of a signal name indicates it is an EMIFA signal whereas a prefix \"B\" in front of a signal name indicates it is an EMIFB signal. Throughout the rest of this document, in generic EMIF areas of discussion, the prefix \"A\" or \"B\" may be omitted from the signal name.

技术参数

  • 制造商编号

    :SM320C6415-EP

  • 生产厂家

    :TI

  • DSP MHz (Max)

    :500

  • CPU

    :32-/64-bit

  • Operating system

    :DSP/BIOS

  • Rating

    :HiRel Enhanced Product

  • Operating temperature range (C)

    :-40 to 105

供应商 型号 品牌 批号 封装 库存 备注 价格
Texas Instruments
20+
BGA-376
15988
TI全新DSP-可开原型号增税票
询价
TI
10+
BGA376
4
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
TI(德州仪器)
2024+
BGA-376
500000
诚信服务,绝对原装原盘
询价
TI/德州仪器
2450+
PBGA(GDU)376
9850
只做原厂原装正品现货或订货假一赔十!
询价
TI
23+
BGA376
3200
正规渠道,只有原装!
询价
TI
23+
BGA376
30000
代理全新原装现货,价格优势
询价
Texas Instruments
21+
25-WFBGA
135
进口原装!长期供应!绝对优势价格(诚信经营
询价
TI/德州仪器
23+
BGA376
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
询价
TI
16+
PBGA
10000
原装正品
询价
TI
23+
BGA376
2504
原厂原装正品
询价