首页>SCANSTA101SMXSLASHNOPB.A>规格书详情
SCANSTA101SMXSLASHNOPB.A中文资料德州仪器数据手册PDF规格书
相关芯片规格书
更多SCANSTA101SMXSLASHNOPB.A规格书详情
1FEATURES
2• Compatible with IEEE Std. 1149.1 (JTAG) Test
Access Port and Boundary Scan Architecture
• Supported by Texas Instruments' SCAN Ease
(SCAN Embedded Application Software
Enabler) Software Rev 2.0
• Uses Generic, Asynchronous Processor
Interface; Compatible with a Wide Range of
Processors and Processor Clock (PCLK)
Frequencies
• 16-Bit Data Interface (IP Scalable to 32-bit)
• 2k x 32 Bit Dual-Port Memory
• Load-on-the-Fly (LotF) and Preloaded Vector
Operating Modes Supported
• On-Board Sequencer Allows Multi-Vector
Operations such as those Required to Load
Data Into an FPGA
• On-Board Compares Support Test Data In
(TDI) Validation Against Preloaded Expected
Data
• 32-Bit Linear Feedback Shift Register (LFSR)
at the Test Data In (TDI) Port for Signature
Compression
• State, Shift, and BIST Macros Allow
Predetermined Test Mode Select (TMS)
Sequences to be Utilized
• Operates at 3.3 V Supply Voltages with 5 V
Tolerant I/O
• Outputs Support Power-Down TRI-STATE
Mode.
DESCRIPTION
The SCANSTA101 is designed to function as a test
master for an IEEE 1149.1 boundary scan test
system. It is suitable for use in embedded IEEE
1149.1 applications and as a component in a stand-
alone boundary scan tester.
The SCANSTA101 is an enhanced version of, and a
replacement for, the SCANPSC100. The
SCANSTA101 supports the IEEE 1149.1 Test Access
Port (TAP) standard and the IEEE 1532 standard for
in-system configuration of programmable devices.
The SCANSTA101 improves test vector throughput
and reduces software overhead in the system
processor. The SCANSTA101 presents a simple,
register-based interface to the system processor.
Texas Instruments provides C-language source code
which can be included in the embedded system
software. The combination of the SCANSTA101 and
its support software comprises a simple API for
boundary scan operations.
The interface from the SCANSTA101 to the system
processor is implemented by reading and writing
registers, some of which map to locations in the
SCANSTA101 memory. Hardware handshaking and
interrupt lines are provided as part of the processor
interface.
The SCANSTA101 is available as a stand-alone
device packaged in a 49-pin NFBGA package. It is
also available as an IP macro for synthesis in programmable logic devices.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NS |
25+23+ |
TSSOP48 |
24003 |
绝对原装正品全新进口深圳现货 |
询价 | ||
TI |
2025+ |
TSSOP-48 |
16000 |
原装优势绝对有货 |
询价 | ||
NS |
24+ |
TSOP48 |
3000 |
自己现货 |
询价 | ||
NS/国半 |
22+ |
TSSOP48 |
17800 |
原装正品 |
询价 | ||
TexasInstruments |
18+ |
ICSCANBRIDGEMULTIDROP48T |
6800 |
公司原装现货/欢迎来电咨询! |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
NS |
23+ |
TSSOP48 |
9990 |
原装正品,支持实单 |
询价 | ||
NS(国半) |
25+ |
封装 |
500000 |
源自原厂成本,高价回收工厂呆滞 |
询价 | ||
TEXAS INSTRUMENTS |
2022+ |
原厂原包装 |
8600 |
全新原装 支持表配单 中国著名电子元器件独立分销 |
询价 | ||
TI |
23+ |
N/A |
560 |
原厂原装 |
询价 |