首页>SCAN921226SLCSLASHNOPB>规格书详情

SCAN921226SLCSLASHNOPB中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

SCAN921226SLCSLASHNOPB

功能描述

SCAN921025 and SCAN921226 30-80 MHz 10 Bit Bus LVDS Serializer and Deserializer with IEEE 1149.1 (JTAG) and at-speed BIST

丝印标识

SCAN921226SLC

封装外壳

NFBGA

文件大小

1.06904 Mbytes

页面数量

30

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-10-7 23:00:00

人工找货

SCAN921226SLCSLASHNOPB价格和库存,欢迎联系客服免费人工找货

SCAN921226SLCSLASHNOPB规格书详情

1FEATURES

2• IEEE 1149.1 (JTAG) Compliant and At-Speed

BIST Test Mode.

• Clock Recovery From PLL Lock to Random

Data Patterns.

• Specified Transition Every Data Transfer Cycle

• Chipset (Tx + Rx) Power Consumption < 600

mW (typ) @ 80 MHz

• Single Differential Pair Eliminates Multi-

Channel Skew

• 800 Mbps Serial Bus LVDS Data Rate (At 80

MHz Clock)

• 10-Bit Parallel Interface for 1 Byte Data Plus 2

Control Bits

• Synchronization Mode and LOCK Indicator

• Programmable Edge Trigger on Clock

• High Impedance on Receiver Inputs When

Power is Off

• Bus LVDS Serial Output Rated for 27Ω Load data•

Small 49-Lead NFBGA Package

DESCRIPTION

The SCAN921025 transforms a 10-bit wide parallel

LVCMOS/LVTTL data bus into a single high speed

Bus LVDS serial data stream with embedded clock.

The SCAN921226 receives the Bus LVDS serial data

stream and transforms it back into a 10-bit wide

parallel data bus and recovers parallel clock.

Both devices are compliant with IEEE 1149.1

Standard for Boundary Scan Test. IEEE 1149.1

features provide the design or test engineer access

via a standard Test Access Port (TAP) to the

backplane or cable interconnects and the ability to

verify differential signal integrity. The pair of devices

also features an at-speed BIST mode which allows

the interconnects between the Serializer and

Deserializer to be verified at-speed.

The SCAN921025 transmits data over backplanes or

cable. The single differential pair data path makes

PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously

reduce cost. Since one output transmits clock and

data bits serially, it eliminates clock-to-data and data•

to-data skew. The powerdown pin saves power by

reducing supply current when not using either device.

Upon power up of the Serializer, you can choose to

activate synchronization mode or allow the

Deserializer to use the synchronization-to-randomdata

feature. By using the synchronization mode, the

Deserializer will establish lock to a signal within

specified lock times. In addition, the embedded clock

ensures a transition on the bus every 12-bit cycle.

This eliminates transmission errors due to charged

cable conditions. Furthermore, you may put the

SCAN921025 output pins into Tri-state to achieve a

high impedance state. The PLL can lock to

frequencies between 30 MHz and 80 MHz.

供应商 型号 品牌 批号 封装 库存 备注 价格
NS/国半
24+
NA/
3650
优势代理渠道,原装正品,可全系列订货开增值税票
询价
NS
23+
原厂原包装
6000
全新原装假一赔十
询价
TI/德州仪器
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
NationalSemiconductor
25+23+
196-LBGA
16641
绝对原装正品全新进口深圳现货
询价
NS
22+
BGA
3000
原装正品,支持实单
询价
NS
25+
BGA
3000
全新原装、诚信经营、公司现货销售!
询价
TI/德州仪器
2450+
BGA
9850
只做原厂原装正品现货或订货假一赔十!
询价
TI/德州仪器
23+
196-NFBGA
3523
原装正品代理渠道价格优势
询价
NS
24+
LBGA
570
询价
NA
25+
NA
1483
全新原装正品支持含税
询价