S3C24A0中文资料三星数据手册PDF规格书
S3C24A0规格书详情
ARCHITECTURAL OVERVIEW
The S3C24A0 is a 16/32-bit RISC microprocessor, which is designed to provide a cost-effective, low power, and high performance micro-controller solution for mobile phones and general applications. To provide a sufficient H/W performance for the 2.5G & 3G communication services, the S3C24A0 adopts dual-32-bit bus architecture and includes many powerful hardware accelerators for the motion video processing, serial communications, and etc. For the real time video conferencing, an optimized MPEG4 H/W Encoder/Decoder is integrated. To reduce total system cost and enhance overall functionality, the S3C24A0 also includes following components: separate 16KB Instruction and 16KB Data Cache, MMU to handle virtual memory management, LCD controller (TFT), Camera Interface, MPEG-4 ME, MC, DCTQ, NAND Flash Boot loader, System Manager (power management & etc.), SDRAM controller, 2-ch UART, 4-ch DMA, 4-ch Timers, General I/O Ports, IIC-BUS interface, USB Host, SD Host & Multi-Media Card Interface, Memory Stick Interface, PLL for clock generation & etc. The S3C24A0 can be used as a most powerful Application Processor for mobiles phones. For this application, the S3C24A0 has a Modem Interface to communicate with various Modem Chips.
FEATURES
This section summarizes the features of the S3C24A0. Figure 1-1 is an overall block diagram of the S3C24A0.
Microprocessor and Overall Architecture
• SoC (System-on-Chip) for mobile phones and general embedded applications.
• 16/32-Bit RISC architecture and powerful instruction set with ARM926EJ-S CPU core.
• ARM’s Jazelle Java technology
• Enhanced ARM architecture MMU to support WinCE, Symbian and Linux
• Instruction cache, data cache, write buffer and Physical address TAG RAM to reduce the effect of main memory bandwidth and latency on performance
• 4 way set-associative cache with I-Cache (16KB) and D-Cache (16KB).
• 8-words per line with one valid bit and two dirty bits per line
• Pseudo random or round robin replacement algorithm.
• Write through or write back cache operation to update the main memory.
• The write buffer can hold 16 words of data and four addresses.
• ARM926EJ-S core supports the ARM debug architecture
• Internal AMBA (Advanced Microcontroller Bus Architecture) (AMBA2.0, AHB/APB)
• Dual AHB bus for high-performance processing (AHB-I & AHB-S)
产品属性
- 型号:
S3C24A0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
APPLICATION PROCESSOR FOR 2.5G/3G MOBILE PHONES
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
24+ |
BGA |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
SAMSUNG/三星 |
2010 |
FBGA |
443 |
原装现货 |
询价 | ||
SAMSUNG |
2016+ |
BGA |
4558 |
只做进口原装现货!假一赔十! |
询价 | ||
SAMSUNG |
12/16+ |
BGAQFP |
210 |
普通 |
询价 | ||
Samsung |
24+ |
6000 |
原装现货,特价销售 |
询价 | |||
SAMSUNG |
22+ |
BGA |
3000 |
全新原装正品 现货 假一罚十 |
询价 | ||
三星 |
23+ |
BGA |
2800 |
绝对全新原装!现货!特价!请放心订购! |
询价 | ||
SAMSUNG |
25+ |
BGA |
6500 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
Samsung |
0418 |
7 |
优势货源原装正品 |
询价 | |||
SAMSUNG |
24+ |
BGA |
35200 |
一级代理/放心采购 |
询价 |