首页>PM7328-BI>规格书详情

PM7328-BI中文资料PMC数据手册PDF规格书

PDF无图
厂商型号

PM7328-BI

功能描述

ATM LAYER SOLUTION

文件大小

4.0779 Mbytes

页面数量

2

生产厂商

PMC

网址

网址

数据手册

下载地址一下载地址二

更新时间

2025-11-29 23:00:00

人工找货

PM7328-BI价格和库存,欢迎联系客服免费人工找货

PM7328-BI规格书详情

DESCRIPTION

The S/UNI-ATLAS-1K800 is a bi-directional ATM Layer device that implements the ATM layer functions including header translation, policing, fault management, performance monitoring, per-connection and per-PHY counting. The S/UNIATLAS-1K800 is intended to be situated between a switch core and a physical layer device. The S/UNI-ATLAS-1K800 supports a sustained throughput of 1.42x106 cells/s in both the ingress (from the PHY into the switch core) and the egress (from the switch core to the PHY device) directions. The S/UNI-ATLAS-1K800 uses external synchronous flow-through SRAM to store the perconnection data structures. The device is capable of supporting up to 1024 connections.

FEATURES

• Monolithic single chip device which handles bi-directional ATM Layer functions including VPI/VCI address translation, cell appending (ingress only), cell rate policing (ingress only), per-connection counting and I.610 compliant OAM requirements for 1024 VCs (virtual connections).

• Instantaneous bi-directional transfer rate of 800 Mbit/s supports a bidirectional cell transfer rate of 1.42x106 cells/s (one STS-12c or four STS-3c).

• The Ingress input interface supports an 8 or 16 bit SCI-PHY interface using direct addressing for up to 4 PHY devices (compatible with Utopia Level 1 cell-level handshaking) and Multi-PHY addressing for up to 32 PHY devices (Utopia Level 2 compatible).

• The Ingress output interface supports an 8 or 16 bit SCI-PHY (52 – 64 byte extended ATM cell with prepend/postpend) interface (compatible with Utopia Level 1 cell-level handshaking) to a switch fabric.

• The Egress input interface supports an 8 or 16 bit extended cell format SCIPHY interface using direct addressing for up to 4 PHY devices (compatible with Utopia Level 1 cell-level handshaking) and Multi-PHY addressing for up to 32 PHY devices (Utopia Level 2 compatible).

• The Egress output interface supports an 8 or 16 bit extended cell format SCIPHY interface using direct addressing for up to 4 PHY devices (compatible with Utopia Level 1 cell-level handshaking) and Multi-PHY addressing for up to 32 PHY devices (Utopia Level 2 compatible).

• Compatible with a wide range of switching fabrics and traffic management architectures including per-VC or per-PHY queuing.

• Highly flexible OAM-type cell and connection identification which can use arbitrary PHYID/VPI/VCI values and/or cell appended bytes for connection identification (N.B. this is an ingress function only). A direct lookup function is provided in the egress direction. The direct lookup can use an arbitrary header or prepend/postpend location.

• Ingress functionality includes a highly flexible search engine that covers the entire PHYID/VPI/VCI address range, programmable dual leaky bucket UPC/NPC, per-connection CLP0 and CLP1 cell counts (programmable), OAM-PM termination, generation and monitoring, and OAM-FM termination, generation and alarm generation (monitoring).

• Egress functionality includes programmable direct lookup function, OAM-PM termination, generation and monitoring, per-connection CLP0 and CLP1 cell counts (programmable) and OAM-FM termination, generation and alarm generation (monitoring). An egress per-PHY output buffering scheme resolves the head-of-line blocking issue.

• UPC/NPC function is a programmable dual leaky bucket policing device with a programmable action (tag, discard, or count only) for each bucket. A total of 3 programmable 16 bit non-compliant cell counts are provided. The noncompliant cell counts may be programmed to count, for example, dropped CLP0 cells, dropped CLP1 cells, and tagged CLP0 cells. The UPC/NPC function also has a continuously violating mode, where a programmable action is taken on all cells regardless of their compliance. AAL5 partial packet discard is also provided so that the remainder of an AAL5 packet can be tagged or discarded if a single cell in the packet is tagged or discarded as a result of violating policing.

• In addition to the per-connection dual leaky bucket, a single leaky bucket UPC/NPC function is provided on a per-PHY basis. A programmable action (tag, discard or count only) may be configured for each PHY policing device. Three programmable non-compliant cell counts are provided for each PHY. The non-compliant cell counts may be programmed to count, for example, dropped CLP0 cells, dropped CLP1 cells and tagged CLP0 cells. The perPHY policing parameters and non-compliant cell counts are maintained in an on-chip RAM that can be programmed and read via the 16-bit general purpose microprocessor interface.

• Guaranteed Frame Rate frame-based policing selectable on a per-connection basis.

APPLICATIONS

• Mini DSL Access Multiplexers (Mini-DSLAMs).

• Multiservice Access Multiplexers.

• 3rd generation wireless base stations and base station controllers.

• Subscriber Access terminal devices.

• APON Subscriber Access CLE.

• LMDS Subscriber Access CLE.

• Integrated Access Devices.

产品属性

  • 型号:

    PM7328-BI

  • 制造商:

    PMC

  • 制造商全称:

    PMC

  • 功能描述:

    ATM LAYER SOLUTION

供应商 型号 品牌 批号 封装 库存 备注 价格
PMC
24+
NA/
15
优势代理渠道,原装正品,可全系列订货开增值税票
询价
MICROCHIP
1215
324BGA
52
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
PMC
25+
BGA
996880
只做原装,欢迎来电资询
询价
MICROCHIP/PMC
24+
BGA
4568
全新原厂原装,进口正品现货,正规渠道可含税!!
询价
PMC
2015+
BGA
5700
进口原装正品 能17%开增值发票
询价
PMC
25+
BGA
4500
全新原装、诚信经营、公司现货销售!
询价
PMC
23+
钢BGA
7000
绝对全新原装!现货!特价!请放心订购!
询价
MICROCHIP
23+
324BGA
52
正规渠道,只有原装!
询价
PMC
23+
NA
5435
原装正品代理渠道价格优势
询价
PMC
BGA
3350
一级代理 原装正品假一罚十价格优势长期供货
询价