首页>PDI1394P25>规格书详情

PDI1394P25中文资料飞利浦数据手册PDF规格书

PDI1394P25
厂商型号

PDI1394P25

功能描述

1-port 400 Mbps physical layer interface

文件大小

232.03 Kbytes

页面数量

44

生产厂商 Philips Semiconductors
企业简称

PHI飞利浦

中文名称

荷兰皇家飞利浦

数据手册

下载地址一下载地址二

更新时间

2025-6-21 22:50:00

人工找货

PDI1394P25价格和库存,欢迎联系客服免费人工找货

PDI1394P25规格书详情

DESCRIPTION

The PDI1394P25 provides the digital and analog transceiver functions needed to implement a one port node in a cable-based IEEE 1394–1995 and/or 1394a network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The PDI1394P25 is designed to interface with a Link Layer Controller (LLC), such as the PDI1394L40 or PDI1394L41.

FEATURES

• Fully supports provisions of IEEE 1394–1995 Standard for high performance serial bus and the P1394a–2000 Standard1

• Fully interoperable with Firewire™ and i.LINK™ implementations of the IEEE 1394 Standard.2

• Full P1394a support includes:

– Connection debounce

– Arbitrated short reset

– Multispeed concatenation

– Arbitration acceleration

– Fly-by concatenation

– Port disable/suspend/resume

• Provides one 1394a fully-compliant cable port at 100/200/400 Mbps. Can be used as a one port PHY without the use of any extra external components

• Fully compliant with Open HCI requirements

• Cable ports monitor line conditions for active connection to remote node.

• Power down features to conserve energy in battery-powered applications include:

– Automatic device power down during suspend

– Device power down terminal

– Link interface disable via LPS

– Inactive ports powered-down

• Logic performs system initialization and arbitration functions

• Encode and decode functions included for data-strobe bit level encoding

• Incoming data resynchronized to local clock

• Single 3.3 volt supply operation

• Minimum VDD of 2.7 V for end-of-wire power-consuming devices

• While unpowered and connected to the bus, will not drive TPBIAS on a connected port, even if receiving incoming bias voltage on that port

• Supports extended bias-handshake time for enhanced interoperability with camcorders

• Interface to link-layer controller supports both low-cost bus-holder isolation and optional Annex J electrical isolation

• Data interface to link-layer controller through 2/4/8 parallel lines at 49.152 MHz

• Low-cost 24.576 MHz crystal provides transmit, receive data at 100/200/400 Mbps, and link-layer controller clock at 49.152 MHz

• Does not require external filter capacitors for PLL

• Interoperable with link-layer controllers using 3.3 V and 5 V supplies

• Interoperable with other Physical Layers (PHYs) using 3.3 V and 5 V supplies

• Node power class information signaling for system power management

• Cable power presence monitoring

• Separate cable bias (TPBIAS) for each port

• Register bits give software control of contender bit, power class bits, link active bit, and 1394a features

• LQFP package is function and pin compatible with the Texas Instruments TSB41LV01E™ and TSB41AB1™ (PAP package) 400 Mbps PHYs.

产品属性

  • 型号:

    PDI1394P25

  • 功能描述:

    输入/输出控制器接口集成电路 1394 1 PORT 400 MB/S PHY

  • RoHS:

  • 制造商:

    Silicon Labs

  • 最大工作温度:

    + 85 C

  • 最小工作温度:

    - 40 C

  • 安装风格:

    SMD/SMT

  • 封装/箱体:

    QFN-64

  • 封装:

    Tray

供应商 型号 品牌 批号 封装 库存 备注 价格
PHI
23+
QFP-44
20000
全新原装假一赔十
询价
PHI
24+
QFP64
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
PHI
20+
TQFP
500
样品可出,优势库存欢迎实单
询价
PHI
25+
QFP
996880
只做原装,欢迎来电资询
询价
PHI
24+
QFP64
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
询价
PHI
0552+
TQFP
5600
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
PHI
24+
QFP
12000
原装
询价
PHI
1844+
QFP
9852
只做原装正品假一赔十为客户做到零风险!!
询价
PHI
25+
NA
880000
明嘉莱只做原装正品现货
询价
恩XP
23+
BGAQFP
8659
原装公司现货!原装正品价格优势.
询价