首页>PCLV273AQWRKSRQ1>规格书详情
PCLV273AQWRKSRQ1中文资料德州仪器数据手册PDF规格书
PCLV273AQWRKSRQ1规格书详情
1 Features
• AEC-Q100 qualified for automotive applications:
– Device temperature grade 1:
• 40°C to + 125°C, TA
– Device HBM ESD Classifiaction Level 2
– Device CDM ESD Classifcation Level C6
• Available in wettable flank QFN (WRKS) package
• 2 V to 5.5 V VCC operation
• Maximum tpd of 10.5 ns at 5 V
• Supports mixed-mode voltage operation on all
ports
• Ioff supports partial-power-down mode operation
• Latch-up performance exceeds 250 mA per JESD
17
2 Applications
• Synchronize digital signals to clock
• Use fewer inputs to monitor signals
• Convert a switch to a toggle
3 Description
The SN74LV273A-Q1 device is an octal positive-edge
triggered D-type flip-flop with shared direct active low
clear (CLR) input and clock (CLK).
Information at the data (D) inputs meeting the setup
time requirements is transferred to the (Q) outputs
on the positive-going edge of the clock (CLK) pulse.
Clock triggering occurs at a particular voltage level
and is not related directly to the transition time of
the positive-going pulse. When CLK is at either the
high or low level or transitioning from a high level
to a low level, the D input has no effect at the
output. Information at the data (Q) outputs can be
asynchronously cleared with a low level input through
the clear (CLR) pin.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
PCM |
2016+ |
SSOP-20 |
3000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
Intel/Altera |
24+ |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | |||
INTEL/英特尔 |
23+ |
BGA |
89630 |
当天发货全新原装现货 |
询价 | ||
INTEL |
18+ |
BGA |
6755 |
全新原装现货,可出样品,可开增值税发票 |
询价 | ||
PHYTEC |
两年内 |
NA |
10 |
实单价格可谈 |
询价 | ||
Intel/Altera |
24+ |
- |
1 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
EROCORE |
24+ |
SMD |
8540 |
只做原装正品现货或订货假一赔十! |
询价 | ||
JST/日压 |
24+ |
单粒端子 |
5000 |
原装,正品 |
询价 | ||
INTEL/英特尔 |
21+ |
BGA |
2366 |
百域芯优势 实单必成 可开13点增值税 |
询价 | ||
PCM |
20+ |
SSOP |
2960 |
诚信交易大量库存现货 |
询价 |