首页>PCA9541ABS>规格书详情

PCA9541ABS数据手册恩XP中文资料规格书

PDF无图
厂商型号

PCA9541ABS

功能描述

2-to-1 I2C-bus master selector with interrupt logic and reset

制造商

恩XP 恩XP

中文名称

N智浦

数据手册

下载地址下载地址二

更新时间

2025-8-10 23:01:00

人工找货

PCA9541ABS价格和库存,欢迎联系客服免费人工找货

PCA9541ABS规格书详情

描述 Description

The PCA9541A is a 2-to-1 I²C-bus master selector designed for high reliability dualmaster I²C-bus applications where system operation is required, even when one masterfails or the controller card is removed for maintenance. The two masters (for example,primary and back-up) are located on separate I²C-buses that connect to the samedownstream I²C-bus slave devices. I²C-bus commands are sent by either I²C-bus masterand are used to select one master at a time. Either master at any time can gain control ofthe slave devices if the other master is disabled or removed from the system. The failedmaster is isolated from the system and will not affect communication between the on-linemaster and the slave devices on the downstream I²C-bus.
Two versions are offered for different architectures. PCA9541A/01 with channel 0selected at start-up, and PCA9541A/03 with no channel selected after start-up.
The interrupt outputs are used to provide an indication of which master has control of thebus. One interrupt input (INT_IN) collects downstream information and propagates it tothe 2 upstream I²C-buses (INT0 and INT1) if enabled. INT0 and INT1 are also used to letthe previous bus master know that it is not in control of the bus anymore and to indicatethe completion of the bus recovery/initialization sequence. Those interrupts can bedisabled and will not generate an interrupt if the masking option is set.
A bus recovery/initialization if enabled sends nine clock pulses, a not acknowledge, and aSTOP condition in order to set the downstream I²C-bus devices to an initialized statebefore actually switching the channel to the selected master.
An interrupt is sent to the upstream channel when the recovery/initialization procedure iscompleted.
An internal bus sensor senses the downstream I²C-bus traffic and generates an interruptif a channel switch occurs during a non-idle bus condition. This function is enabled whenthe PCA9541A recovery/initialization is not used. The interrupt signal informs the masterthat an external I²C-bus recovery/initialization must be performed. It can be disabledand an interrupt will not be generated.
The pass gates of the switches are constructed such that the VDD pin can be used to limitthe maximum high voltage, which will be passed by the PCA9541A. This allows the use ofdifferent bus voltages on each pair, so that 1.8 V, 2.5 V, or 3.3 V devices can communicatewith 5 V devices without any additional protection.
The PCA9541A does not isolate the capacitive loading on either side of the device, so thedesigner must take into account all trace and device capacitances on both sides of thedevice, and pull-up resistors must be used on all channels.
External pull-up resistors pull the bus to the desired voltage level for each channel. All I/Opins are 6.0 V tolerant.
An active LOW reset input allows the PCA9541A to be initialized. Pulling the RESET pinLOW resets the I²C-bus state machine and configures the device to its default state asdoes the internal Power-On Reset (POR) function.

特性 Features

2-to-1 bidirectional master selector
I²C-bus interface logic; compatible with SMBus standards
PCA9541A/01 powers up with Channel 0 selected
PCA9541A/03 powers up with no channel selected and either master can take control of the bus
Active LOW interrupt input
2 active LOW interrupt outputs
Active LOW reset input
4 address pins allowing up to 16 devices on the I²C-bus
Channel selection via I²C-bus
Bus initialization/recovery function
Bus traffic sensor
Low Ron switches
Allows voltage level translation between 1.8 V, 2.5 V, 3.3 V and 5 V buses
No glitch on power-up
Supports hot insertion
Software identical for both masters
Low standby current
Operating power supply voltage range of 2.3 V to 5.5 V
6.0 V tolerant inputs
0 Hz to 400 kHz clock frequency
ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM perJESD22-C101
Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
Packages offered: SO16, TSSOP16, HVQFN16

应用 Application

High reliability systems with dual masters
Gatekeeper multiplexer on long single bus
Bus initialization/recovery for slave devices without hardware reset
Allows masters without arbitration logic to share resources

供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
24+
NA/
6990
原厂直销,现货供应,账期支持!
询价
恩XP
24+
HVQFN16EP(4x4)
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
恩XP
2023+
QFN
5765
全新原装正品,优势价格
询价
恩XP
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
恩XP
22+
NA
5085
原装正品支持实单
询价
恩XP
25+
QFN
880000
明嘉莱只做原装正品现货
询价
恩XP
22+
SMD
18000
原装正品
询价
恩XP
24+
QFN
9600
原装现货,优势供应,支持实单!
询价
恩XP
23+
N/A
6000
公司只做原装,可来电咨询
询价
恩XP
2022+
原厂原包装
8600
全新原装 支持表配单 中国著名电子元器件独立分销
询价