首页>PC16552D>规格书详情

PC16552D数据手册集成电路(IC)的UART(通用异步接收器发送器)规格书PDF

PDF无图
厂商型号

PC16552D

参数属性

PC16552D 封装/外壳为44-LCC(J 形引线);包装为卷带(TR);类别为集成电路(IC)的UART(通用异步接收器发送器);产品描述:IC UART DUAL WITH FIFO 44-PLCC

功能描述

具有 FIFO 的双路通用异步接收器/发送器

封装外壳

44-LCC(J 形引线)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-7 16:11:00

人工找货

PC16552D价格和库存,欢迎联系客服免费人工找货

PC16552D规格书详情

描述 Description

The PC16552D is a dual version of the PC16550D Universal Asynchronous Receiver/Transmitter (UART). The two serial channels are completely independent except for a common CPU interface and crystal input. On power-up both channels are functionally identical to the 16450*. Each channel can operate with on-chip transmitter and receiver FIFOs (FIFO mode) to relieve the CPU of excessive software overhead. In FIFO mode each channel is capable of buffering 16 bytes (plus 3 bits of error data per byte in the RCVR FIFO) of data in both the transmitter and receiver. All the FIFO control logic is on-chip to minimize system overhead and maximize system efficiency.
Signalling for DMA transfers is done through two pins per channel (TXRDY# and RXRDY#). The RXRDY# function is multiplexed on one pin with the OUT 2# and BAUDOUT functions. The CPU can select these functions through a new register (Alternate Function Register).
Each channel performs serial-to-parallel conversion on data characters received from a peripheral device or a MODEM, and parallel-to-serial conversion on data characters received from the CPU. The CPU can read the complete status of each channel at any time. Status information reported includes the type and condition of the transfer operations being performed by the DUART, as well as any error conditions (parity, overrun, framing, or break interrupt).
The DUART includes one programmable baud rate generator for each channel. Each is capable of dividing the clock input by divisors of 1 to (216 - 1), and producing a 16 × clock for driving the internal transmitter logic. Provisions are also included to use this 16 × clock to drive the receiver logic. The DUART has complete MODEM-control capability, and a processor-interrupt system. Interrupts can be programmed to the user's requirements, minimizing the computing required to handle the communications link.
The DUART is fabricated using National Semiconductor's advanced M2CMOS™.

特性 Features

·Dual independent UARTs
·Capable of running all existing 16450 and PC16550D software
·After reset, all registers are identical to the 16450 register set
·Read and write cycle times of 84 ns
·In the FIFO mode transmitter and receiver are each buffered with 16-byte FIFOs to reduce the number of interrupts presented to the CPU
·Holding and shift registers in the 16450 Mode eliminate the need for precise synchronization between the CPU and serial data
·Adds or deletes standard asynchronous communication bits (start, stop, and parity) to or from the serial data
·Independently controlled transmit, receive, line status, and data set interrupts
·Programmable baud generators divide any input clock by 1 to (216 - 1) and generate the 16 × clock
·MODEM control functions (CTS, RTS, DSR, DTR, RI, and DCD)
·Fully programmable serial-interface characteristics: ·5-, 6-, 7-, or 8-bit characters
·Even, odd, or no-parity bit generation and detection
·1-, 1½-, or 2-stop bit generation
·Baud generation (DC to 1.5M baud) with 16 × clock
·False start bit detection
·Complete status reporting capabilities
·TRI-STATE® TTL drive for the data and control buses
·Line break generation and detection
·Internal diagnostic capabilities: ·Loopback controls for communications link fault isolation
·Break, parity, overrun, framing error simulation
·Full prioritized interrupt system controls
*Can also be reset to 16450 Mode under software control. †Note: This part is patented. TRI-STATE® is a registered trademark of National Semiconductor Corporation M2CMOS™ is a trademark of National Semiconductor Corporation

技术参数

  • 制造商编号

    :PC16552D

  • 生产厂家

    :TI

  • FIFOs (bytes)

    :16

  • Rx FIFO Trigger Levels (#)

    :4

  • Tx FIFO Trigger Levels (#)

    :N/A

  • Programmable FIFO Trigger Levels

    :No

  • CPU Interface

    :X86

  • Baud Rate (max) at Vcc = 1.8V and with 16X Sampling (Mbps)

    :N/A

  • Baud Rate (max) at Vcc = 2.5V and with 16X Sampling (Mbps)

    :N/A

  • Baud Rate (max) at Vcc = 3.3V and with 16X Sampling (Mbps)

    :N/A

  • Baud Rate (max) at Vcc = 5.0V and with 16X Sampling (Mbps)

    :1.5

  • Operating Voltage (V)

    :5

  • Auto RTS/CTS

    :No

  • Rating

    :Catalog

  • Operating Temperature Range (C)

    :0 to 70

  • Package Group

    :PLCC

供应商 型号 品牌 批号 封装 库存 备注 价格
NS
1715+
SOP
251156
只做原装正品现货假一赔十!
询价
NSC
24+
PLCC/44
2978
100%全新原装公司现货供应!随时可发货
询价
TI
24+
SMD
85450
TI一级代理商原装进口现货
询价
NSC
23+
BGAQFP
8659
原装公司现货!原装正品价格优势.
询价
NS
23+
PLCC
30000
代理全新原装现货,价格优势
询价
NS
25+23+
PLCC44
32274
绝对原装正品现货,全新深圳原装进口现货
询价
24+
5000
公司存货
询价
NS
23+
PLCC-44
9823
询价
NS
21+
PLCC
12588
原装正品,自己库存 假一罚十
询价
NSC
24+
PLCC44
90000
一级代理商进口原装现货、价格合理
询价