首页 >P89LPC970>规格书列表

零件编号下载 订购功能描述/丝印制造商 上传企业LOGO

P89LPC970FDH

8-bit microcontroller with accelerated two-clock 80C51 core 2 kB/4 kB/8 kB wide-voltage byte-erasable flash; \n\n2.1 Principal features\n\n\n\n•2 kB/4 kB/8 kB byte-erasable flash code memory organized into 1 kB sectors and 64-byte pages. Single-byte erasing allows any byte(s) to be used as non-volatile data storage.\n\n•256-byte RAM data memory.\n\n•Two analog comparators with selectable inputs and reference source.\n\n•Five 16-bit counter/timers (each may be configured to toggle a port output upon timer overflow or to become a PWM output).\n\n•A 23-bit system timer that can also be used as real-time clock consisting of a 7-bit prescaler and a programmable and readable 16-bit timer.\n\n•Enhanced UART with a fractional baud rate generator, break detect, framing error detection, and automatic address detection; 400 kHz byte-wide I²C-bus communication port.\n\n•SPI communication port (pin remap).\n\n•High-accuracy internal RC oscillator option 7.373 MHz calibrated to ±1 %, with clock doubler option, allows operation without external oscillator components. The RC oscillator option is selectable and fine tunable.\n\n•Watchdog timer with separate on-chip oscillator, nominal 400 kHz/25 kHz, calibrated to ±10 % at 400 kHz, requiring no external components. The watchdog prescaler is selectable from eight values.\n\n•Pin remap for UART, I²C-bus and SPI.\n\n•2.4 V to 5.5 V VDD operating range.\n\n•Enhanced low voltage (brownout) detect allows a graceful system shutdown when power fails.\n\n•20-pin TSSOP and DIP packages with 15 I/O pins minimum and up to 18 I/O pins while using on-chip oscillator and reset options.\n\n\n\nAdditional features\n\n\n\n•A high performance 80C51 CPU provides instruction cycle times of 111 ns to 222 ns for all instructions except multiply and divide when executing at 18 MHz. This is six times the performance of the standard 80C51 running at the same clock frequency. A lower clock frequency for the same performance results in power savings and reduced EMI.\n\n•Serial flash In-Circuit Programming (ICP) allows simple production coding with commercial EPROM programmers. Flash security bits prevent reading of sensitive application programs.\n\n•Serial flash In-System Programming (ISP) allows coding while the device is mounted in the end application.\n\n•In-Application Programming (IAP) of the flash code memory. This allows changing the code in a running application.\n\n•Clock switching on the fly among internal RC oscillator, watchdog oscillator, external clock source provides optimal support of minimal power active mode with fast switching to maximum performance.\n\n•Idle and two different power-down reduced power modes. Improved wake-up from Power-down mode (a LOW interrupt input starts execution). Typical power-down current is 1 μA (total power-down with voltage comparators disabled).\n\n•Integrated PMU (Power Management Unit) automatically adjusts internal regulators to minimize power consumption during Idle mode, Power-down mode and total Power-down mode. In addition, the power consumption can be further reduced in Normal or Idle mode through configuring regulators modes according to the applications.\n\n•Active-LOW reset. On-chip power-on reset allows operation without external reset components. A software reset function is also available.\n\n•Configurable on-chip oscillator with frequency range options selected by user programmed flash configuration bits. Oscillator options support frequencies from 20 kHz to the maximum operating frequency of 18 MHz.\n\n•Oscillator fail detect. The watchdog timer has a separate fully on-chip oscillator allowing it to perform an oscillator fail detect function.\n\n•Programmable port output configuration options: quasi-bidirectional, open drain, push-pull, input-only.\n\n•High current sourcing/sinking (20 mA) on eight I/O pins (P0.3 to P0.7, P1.4, P1.6, P1.7). All other port pins have high sinking capability (20 mA). A maximum limit is specified for the entire chip.\n\n•Port ‘input pattern match’ detect. Port 0 may generate an interrupt when the value of the pins match or do not match a programmable pattern.\n\n•Controlled slew rate port outputs to reduce EMI. Outputs have approximately 10 ns minimum ramp times.\n\n•Only power and ground connections are required to operate the P89LPC970/971/972 when internal reset option is selected.\n\n•Four interrupt priority levels.\n\n•Eight keypad interrupt inputs, plus two additional external interrupt inputs.\n\n•Schmitt trigger port inputs.\n\n•Second data pointer.\n\n•Emulation support.\n\n\n;

OverviewThe P89LPC970/971/972 is a single-chip microcontroller, available in low cost packages, based on a high performance processor architecture that executes instructions in two to four clocks, six times the rate of standard 80C51 devices. Many system-level functions have been incorporated into the P89LPC970/971/972 in order to reduce component count, board space, and system cost.\n

NXPNXP Semiconductors

恩智浦恩智浦半导体公司

详细参数

  • 型号:

    P89LPC970

  • 功能描述:

    8位微控制器 -MCU MCU 80C51 2KB FLASH

  • RoHS:

  • 制造商:

    Silicon Labs

  • 核心:

    8051

  • 处理器系列:

    C8051F39x

  • 数据总线宽度:

    8 bit

  • 最大时钟频率:

    50 MHz

  • 程序存储器大小:

    16 KB 数据 RAM

  • 大小:

    1 KB 片上

  • ADC:

    Yes

  • 工作电源电压:

    1.8 V to 3.6 V

  • 工作温度范围:

    - 40 C to + 105 C

  • 封装/箱体:

    QFN-20

  • 安装风格:

    SMD/SMT

供应商型号品牌批号封装库存备注价格
恩XP
21+
20-TSSOP
800
100%全新原装 亚太地区XILINX、FREESCALE-NXP AD专业
询价
恩XP
2447
TSSOP20
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
恩XP
23+
TSSOP20
50000
全新原装正品现货,支持订货
询价
-
23+
20-TSSOP
69265
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
恩XP
0942+
TSSOP20
83
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
恩XP
22+
TSSOP20
20000
原装现货,实单支持
询价
恩XP
23+
TSSOP20
8560
受权代理!全新原装现货特价热卖!
询价
恩XP
22+
TSSOP20
20000
原装现货,实单支持
询价
恩XP
2023+
TSSOP20
8800
正品渠道现货 终端可提供BOM表配单。
询价
ADI
23+
TSSOP20
8000
只做原装现货
询价
更多P89LPC970供应商 更新时间2025-7-28 9:21:00