首页>P102-05SCL>规格书详情
P102-05SCL中文资料PLL数据手册PDF规格书
P102-05SCL规格书详情
DESCRIPTION
The PLL102-05 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.
FEATURES
• Frequency range 25 ~ 60MHz.
• Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to the outputs (up to 100kHz SST modulation).
• Zero input - output delay.
• Less than 700 ps device - device skew.
• Less than 250 ps skew between outputs.
• Less than 150 ps cycle - cycle jitter.
• Output Enable function tri-state outputs.
• 3.3V operation.
• Available in 8-Pin 150mil SOIC.
产品属性
- 型号:
P102-05SCL
- 制造商:
PLL
- 制造商全称:
PLL
- 功能描述:
Low Skew Output Buffer
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
FREESCALE/飞思卡尔 |
24+ |
NA/ |
138 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
恩XP |
24+ |
TEPBGA-689 |
6982 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
FREESCALE |
12+ |
BGA689 |
138 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
FREESCAL |
BGA |
3000 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
恩XP |
23+ |
689-BBGA |
11200 |
主营:汽车电子,停产物料,军工IC |
询价 | ||
恩XP |
2021+ |
TEPBGAII-689(31x31) |
499 |
询价 | |||
FREESCALE/飞思卡尔 |
24+ |
BGA689 |
7850 |
只做原装正品现货或订货假一赔十! |
询价 | ||
尼克森NIKOS |
19+ |
() |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
恩XP |
22+ |
N/A |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
NIKO/尼克森微 |
24+ |
TO-252 |
786000 |
全新原装假一罚十 |
询价 |


