首页>N74F50729D>规格书详情

N74F50729D中文资料飞利浦数据手册PDF规格书

N74F50729D
厂商型号

N74F50729D

功能描述

Synchronizing dual D-type flip-flop with edge-triggered set and reset with metastable immune characteristics

文件大小

94.06 Kbytes

页面数量

12

生产厂商 Philips Semiconductors
企业简称

PHI飞利浦

中文名称

荷兰皇家飞利浦

原厂标识
数据手册

下载地址一下载地址二

更新时间

2025-7-31 23:00:00

人工找货

N74F50729D价格和库存,欢迎联系客服免费人工找货

N74F50729D规格书详情

DESCRIPTION

The 74F50729 is a dual positive edge–triggered D–type featuring individual data, clock, set and reset inputs; also true and complementary outputs.

The 74F50729 is designed so that the outputs can never display a metastable state due to setup and hold time violations. If setup time and hold time are violated the propagation delays may be extended beyond the specifications but the outputs will not glitch or display a metastable state. Typical metastability parameters for the 74F50729 are: τ ≅ 135ps and τ ≅ 9.8 X 106 sec where τ represents a function of the rate at which a latch in a metastable state resolves that condition and To represents a function of the measurement of the propensity of a latch to enter a metastable state.

FEATURES

• Metastable immune characteristics

• Output skew less than 1.5ns

• High source current (IOH = 15mA) ideal for clock driver applications

• See 74F5074 for synchronizing dual D–type flip–flop

• See 74F50109 for synchronizing dual J–K positive edge–triggered flip–flop

• See 74F50728 for synchronizing cascaded dual D–type flip–flop

• Industrial temperature range available (–40°C to +85°C)

供应商 型号 品牌 批号 封装 库存 备注 价格
PHI
24+
NA/
4072
优势代理渠道,原装正品,可全系列订货开增值税票
询价
PHI
25+
SOIC-143.9mm
65428
百分百原装现货 实单必成
询价
N/A
24+
SMD
990000
明嘉莱只做原装正品现货
询价
PHI
2023+
SOIC-14/3.9m
50000
原装现货
询价
恩XP
1815+
SOP14-3.9
6528
只做原装正品现货!或订货,假一赔十!
询价
恩XP
25+
SOT108
188600
全新原厂原装正品现货 欢迎咨询
询价
恩XP
22+
14SOIC
9000
原厂渠道,现货配单
询价
PHI
24+
SOP3.9
2987
只售原装自家现货!诚信经营!欢迎来电!
询价
PHI
25+23+
SOIC-143
37309
绝对原装正品全新进口深圳现货
询价
N74F5074D
1213
1213
询价