N74F109D中文资料飞利浦数据手册PDF规格书
N74F109D规格书详情
DESCRIPTION
The 74F109 is a dual positive edge-triggered JK-type flip-flop featuring individual J, K, clock, set, and reset inputs; also true and complementary outputs. Set (SD) and reset (RD) are asynchronous active low inputs and operate independently of the clock (CP) input. The J and K are edge-triggered inputs which control the state changes of the flip-flops as described in the function table. Clock triggering occurs at a voltage level and is not directly related to the transition time of the positive-going pulse.
transition time of the positive-going pulse. The J and K inputs must be stable just one setup time prior to the low-to-high transition of the clock for predictable operation. The JK design allows operation as a D flip-flop by tying J and K inputs together. Although the clock input is level sensitive, the positive transition of the clock pulse between the 0.8V and 2.0V levels should be equal to or less than the clock to output delay time for reliable operation.
FEATURE
• Industrial temperature range available (–40°C to +85°C)
产品属性
- 型号:
N74F109D
- 功能描述:
触发器 DUAL J-K POS EDGE
- RoHS:
否
- 制造商:
Texas Instruments
- 电路数量:
2
- 逻辑系列:
SN74
- 逻辑类型:
D-Type Flip-Flop
- 极性:
Inverting, Non-Inverting
- 输入类型:
CMOS
- 传播延迟时间:
4.4 ns
- 高电平输出电流:
- 16 mA
- 低电平输出电流:
16 mA
- 电源电压-最大:
5.5 V
- 最大工作温度:
+ 85 C
- 安装风格:
SMD/SMT
- 封装/箱体:
X2SON-8
- 封装:
Reel
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
PHI |
22+ |
SOP |
3000 |
原装正品,支持实单 |
询价 | ||
PHI |
2023+ |
SOP16 |
8800 |
正品渠道现货 终端可提供BOM表配单。 |
询价 | ||
恩XP |
24+ |
原厂封装 |
3000 |
原装现货假一罚十 |
询价 | ||
PHI |
23+ |
SOP16 |
8560 |
受权代理!全新原装现货特价热卖! |
询价 | ||
恩XP |
24+ |
SOP3.9M |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
Nexperia USA Inc. |
24+25+ |
16500 |
全新原厂原装现货!受权代理!可送样可提供技术支持! |
询价 | |||
24+ |
3000 |
公司存货 |
询价 | ||||
NEXPERIA |
1706+ |
SOP |
7500 |
只做原装进口,假一罚十 |
询价 | ||
PHI |
22+ |
SOP16 |
20000 |
公司只做原装 品质保障 |
询价 | ||
PHILIP |
20+ |
SOP |
2960 |
诚信交易大量库存现货 |
询价 |


