MT46V16M8中文资料DOUBLE DATA RATE (DDR) SDRAM数据手册Micron规格书

厂商型号 |
MT46V16M8 |
参数属性 | MT46V16M8 封装/外壳为66-TSSOP(szerokość 0,400",10,16mm);包装为卷带(TR);类别为集成电路(IC)的存储器;产品描述:IC DRAM 128MBIT PARALLEL 66TSOP |
功能描述 | DOUBLE DATA RATE (DDR) SDRAM |
封装外壳 | 66-TSSOP(szerokość 0,400",10,16mm) |
制造商 | Micron Micron Technology |
中文名称 | 美光 美光科技有限公司 |
数据手册 | |
更新时间 | 2025-9-22 23:01:00 |
人工找货 | MT46V16M8价格和库存,欢迎联系客服免费人工找货 |
MT46V16M8规格书详情
描述 Description
GENERAL DESCRIPTION
The 128Mb DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad bank DRAM.
The 128Mb DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the 128Mb DDR SDRAM effectively consists of a single 2n-bit wide, one-clock-cycle data transfer at the internal DRAM core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins.FEATURES
• VDD = +2.5V ±0.2V, VDDQ = +2.5V ±0.2V
• Bidirectional data strobe (DQS) transmitted/received with data, i.e., source-synchronous data capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR) architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data (x16 has two – one per byte)
• x16 has programmable IOL/IOH option
• Programmable burst lengths: 2, 4, or 8
• Auto precharge option
• Auto Refresh and Self Refresh Modes
• Longer lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2 compatible)
特性 Features
• VDD = +2.5V ±0.2V, VDDQ = +2.5V ±0.2V
• Bidirectional data strobe (DQS) transmitted/received with data, i.e., source-synchronous data capture (x16 has two – one per byte)
• Internal, pipelined double-data-rate (DDR) architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data (x16 has two – one per byte)
• x16 has programmable IOL/IOH option
• Programmable burst lengths: 2, 4, or 8
• Auto precharge option
• Auto Refresh and Self Refresh Modes
• Longer lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2 compatible)
技术参数
- 产品编号:
MT46V16M8P-6T
- 制造商:
Micron Technology Inc.
- 类别:
集成电路(IC) > 存储器
- 包装:
卷带(TR)
- 存储器类型:
易失
- 存储器格式:
DRAM
- 技术:
SDRAM - DDR
- 存储容量:
128Mb(16M x 8)
- 存储器接口:
并联
- 写周期时间 - 字,页:
15ns
- 电压 - 供电:
2.3V ~ 2.7V
- 工作温度:
0°C ~ 70°C(TA)
- 安装类型:
表面贴装型
- 封装/外壳:
66-TSSOP(szerokość 0,400",10,16mm)
- 供应商器件封装:
66-TSOP
- 描述:
IC DRAM 128MBIT PARALLEL 66TSOP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
INTEL/英特尔 |
24+ |
NA/ |
234 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
MICRON |
24+ |
TSOP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
MICRON |
0250+ |
TSSOP |
1000 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
MICRON |
23+ |
TSSOP |
50000 |
只做原装正品 |
询价 | ||
MICRON |
2025+ |
TSSOP |
3715 |
全新原厂原装产品、公司现货销售 |
询价 | ||
Micron |
22+ |
66TSOP |
9000 |
原厂渠道,现货配单 |
询价 | ||
MICRON |
07+ |
5582 |
公司优势库存 热卖中! |
询价 | |||
MICRONTECHNO |
23+ |
NA |
13650 |
原装正品,假一罚百! |
询价 | ||
MICRON |
22+ |
TSSOP |
3000 |
原装正品,支持实单 |
询价 | ||
Micron |
23+ |
66-TSOP |
65600 |
询价 |