首页>MSC7118VM1200>规格书详情

MSC7118VM1200中文资料PDF规格书

MSC7118VM1200
厂商型号

MSC7118VM1200

功能描述

Low-Cost 16-bit DSP with DDR Controller

文件大小

776.9 Kbytes

页面数量

60

生产厂商 Freescaleiscreatingasmarter
企业简称

freescale飞思卡尔

中文名称

飞思卡尔官网

原厂标识
数据手册

下载地址一下载地址二

更新时间

2024-6-15 22:30:00

MSC7118VM1200规格书详情

Low-Cost 16-bit DSP with DDR Controller

• StarCore® SC1400 DSP extended core with one SC1400 DSP core, 256 Kbyte of internal SRAM M1 memory, 16 way 16 Kbyte instruction cache (ICache), four-entry write buffer, programmable interrupt controller (PIC), and low-power Wait and Stop processing modes.

• 192 Kbyte M2 memory for critical data and temporary data buffering.

• 8 Kbyte boot ROM.

• AHB-Lite crossbar switch that allows parallel data transfers between four master ports and six slave ports, where each port connects to an AHB-Lite bus; fixed or round robin priority programmable at each slave port; programmable bus parking at each slave port; low power mode.

• Internal PLL generates up to 300 MHz clock for the SC1400 core and up to 150 MHz for the crossbar switch, DMA channels, M2 memory, and other peripherals.

• Clock synthesis module provides predivision of PLL input clock; independent clocking of the internal timers and DDR module; programmable operation in the SC1400 low power Stop mode; independent shutdown of different regions of the device.

• Enhanced 16-bit wide host interface (HDI16) provides a glueless connection to industry-standard microcomputers, microprocessors, and DSPs and can also operate with an 8-bit host data bus, making if fully compatible with the DSP56300 HI08 from the external host side.

• DDR memory controller that supports byte enables for up to a 32-bit data bus; glueless interface to 150 MHz 14-bit page mode DDR-RAM; 14-bit external address bus supporting up to 1 Gbyte; and 16-bit or 32-bit external data bus.

• Programmable memory interface with independent read buffers, programmable predictive read feature for each buffer, and a write buffer.

• System control unit performs software watchdog timer function; includes programmable bus time-out monitors on AHB-Lite slave buses; includes bus error detection and programmable time-out monitors on AHB-Lite master buses; and has address out-of-range detection on each crossbar switch buses.

• Event port collects and counts important signal events including DMA and interrupt requests and trigger events such as interrupts, breakpoints, DMA transfers, or wake-up events; units operate independently, in sequence, or triggered externally; can be used standalone or with the OCE10.

• Multi-channel DMA controller with 32 time-multiplexed unidirectional channels, priority-based time-multiplexing between channels using 32 internal priority levels, fixed- or round-robin-priority operation, major-minor loop structure, and DONE or DRACK protocol from requesting units.

• Two independent TDM modules with independent receive and transmit, programmable sharing of frame sync and clock, programmable word size (8 or 16-bit), hardware-base A-law/μ-law conversion, up to 50 Mbps data rate per TDM, up to 128 channels, with glueless interface to E1/T1 frames and MVIP, SCAS, and H.110 buses.

• UART with full-duplex operation up to 5.0 Mbps.

• Up to 41 general-purpose input/output (GPIO) ports.

• I2C interface that allows booting from EEPROM devices up to 1 Mbyte.

• Two quad timer modules, each with sixteen configurable 16-bit timers.

• fieldBIST™ unit detects and provides visibility into unlikely field failures for systems with high availability to ensure structural integrity, that the device operates at the rated speed, is free from reliability defects, and reports diagnostics for partial or complete device inoperability.

• Standard JTAG interface allows easy integration to system firmware and internal on-chip emulation (OCE10) module.

• Optional booting external host via 8-bit or 16-bit access through the HDI16, I2C, or SPI using in the boot ROM to access serial SPI Flash/EEPROM devices; different clocking options during boot with the PLL on or off using a variety of input frequency ranges.

产品属性

  • 型号:

    MSC7118VM1200

  • 功能描述:

    DSP 16BIT W/DDR CTRLR 400-MAPBGA

  • RoHS:

  • 类别:

    集成电路(IC) >> 嵌入式 - DSP(数字式信号处理器)

  • 系列:

    StarCore

  • 标准包装:

    40

  • 系列:

    TMS320DM64x, DaVinci™

  • 类型:

    定点

  • 接口:

    I²C,McASP,McBSP

  • 时钟速率:

    400MHz

  • 非易失内存:

    外部

  • 芯片上RAM:

    160kB 电压 -

  • 输入/输出:

    3.30V 电压 -

  • 核心:

    1.20V

  • 工作温度:

    0°C ~ 90°C

  • 安装类型:

    表面贴装

  • 封装/外壳:

    548-BBGA,FCBGA

  • 供应商设备封装:

    548-FCBGA(27x27)

  • 包装:

    托盘

  • 配用:

    TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA

供应商 型号 品牌 批号 封装 库存 备注 价格
FREESCA
2020+
BGA
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
FREESCAL
2016+
QFPBGA
6528
只做进口原装现货!或者订货,假一赔十!
询价
FREESCALE
1511+
BGA
51
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
NXP
2233+
BGA
5160
一级代理/分销渠道价格优势 十年芯程一路只做原装正品
询价
NXP
21+
BGA
56000
公司进口原装现货 批量特价支持
询价
FREESCAL
QFPBGA
800
正品原装--自家现货-实单可谈
询价
FREESCALE
BGA
265209
假一罚十原包原标签常备现货!
询价
专订FREESCAL
QFPBGA
2350
一级代理 原装正品假一罚十价格优势长期供货
询价
NXP
22+
400MAPBGA
9000
原厂渠道,现货配单
询价
NXP/恩智浦
23+
BGA
25500
授权代理直销,原厂原装现货,假一罚十,特价销售
询价