首页>MPC8541EVTALF>规格书详情

MPC8541EVTALF中文资料PDF规格书

MPC8541EVTALF
厂商型号

MPC8541EVTALF

参数属性

MPC8541EVTALF 封装/外壳为783-BBGA,FCBGA;包装为托盘;类别为集成电路(IC) > 微处理器;产品描述:IC MPU MPC85XX 667MHZ 783FCBGA

功能描述

PowerQUICC??III Integrated Communications Processor Hardware Specifications

文件大小

1.23766 Mbytes

页面数量

84

生产厂商 Freescaleiscreatingasmarter
企业简称

freescale飞思卡尔

中文名称

飞思卡尔官网

原厂标识
数据手册

下载地址一下载地址二

更新时间

2024-5-28 23:26:00

MPC8541EVTALF规格书详情

The MPC8541E integrates a PowerPC™ processor core built on Power Architecture™ technology with system logic required for networking, telecommunications, and wireless infrastructure applications. The MPC8541E is a member of the PowerQUICC™ III family of devices that combine system-level support for industry-standard interfaces with processors that implement the embedded category of the Power Architecture technology. For functional characteristics of the processor, refer to the MPC8555E PowerQUICC™ III Integrated Communications Processor Reference Manual.

Overview

The following section provides a high-level overview of the MPC8541E features. Figure 1 shows the major functional units within the MPC8541E.

Key Features

The following lists an overview of the MPC8541E feature set.

• Embedded e500 Book E-compatible core

— High-performance, 32-bit Book E-enhanced core that implements the PowerPC architecture

— Dual-issue superscalar, 7-stage pipeline design

— 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache with parity protection

— Lockable L1 caches—entire cache or on a per-line basis

— Separate locking for instructions and data

— Single-precision floating-point operations

— Memory management unit especially designed for embedded applications

— Enhanced hardware and software debug support

— Dynamic power management

— Performance monitor facility

• Security Engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP, IEEE Std 802.11i™, iSCSI, and IKE processing. The Security Engine contains 4 Crypto-channels, a Controller, and a set of crypto Execution Units (EUs). The Execution Units are:

— Public Key Execution Unit (PKEU) supporting the following:

– RSA and Diffie-Hellman

– Programmable field size up to 2048-bits

– Elliptic curve cryptography

– F2m and F(p) modes

– Programmable field size up to 511-bits

— Data Encryption Standard Execution Unit (DEU)

– DES, 3DES

– Two key (K1, K2) or Three Key (K1, K2, K3)

– ECB and CBC modes for both DES and 3DES

— Advanced Encryption Standard Unit (AESU)

– Implements the Rinjdael symmetric key cipher

– Key lengths of 128, 192, and 256 bits.Two key

– ECB, CBC, CCM, and Counter modes

— ARC Four execution unit (AFEU)

– Implements a stream cipher compatible with the RC4 algorithm

– 40- to 128-bit programmable key

— Message Digest Execution Unit (MDEU)

– SHA with 160-bit or 256-bit message digest

– MD5 with 128-bit message digest

– HMAC with either algorithm

— Random Number Generator (RNG)

— 4 Crypto-channels, each supporting multi-command descriptor chains

– Static and/or dynamic assignment of crypto-execution units via an integrated controller

– Buffer size of 256 Bytes for each execution unit, with flow control for large data sizes

• High-performance RISC CPM

— Two full-duplex fast communications controllers (FCCs) that support the following protocol:

– IEEE Std 802.3™/Fast Ethernet (10/100)

— Serial peripheral interface (SPI) support for master or slave

— I2C bus controller

— General-purpose parallel ports—16 parallel I/O lines with interrupt capability

• 256 Kbytes of on-chip memory

— Can act as a 256-Kbyte level-2 cache

— Can act as a 256-Kbyte or two 128-Kbyte memory-mapped SRAM arrays

— Can be partitioned into 128-Kbyte L2 cache plus 128-Kbyte SRAM

— Full ECC support on 64-bit boundary in both cache and SRAM modes

— SRAM operation supports relocation and is byte-accessible

— Cache mode supports instruction caching, data caching, or both

— External masters can force data to be allocated into the cache through programmed memory ranges or special transaction types (stashing).

— Eight-way set-associative cache organization (1024 sets of 32-byte cache lines)

— Supports locking the entire cache or selected lines

– Individual line locks set and cleared through Book E instructions or by externally mastered transactions

— Global locking and flash clearing done through writes to L2 configuration registers

— Instruction and data locks can be flash cleared separately

— Read and write buffering for internal bus accesses (Continue....)

产品属性

  • 产品编号:

    MPC8541EVTALF

  • 制造商:

    NXP USA Inc.

  • 类别:

    集成电路(IC) > 微处理器

  • 系列:

    MPC85xx

  • 包装:

    托盘

  • 核心处理器:

    PowerPC e500

  • 内核数/总线宽度:

    1 核,32 位

  • 速度:

    667MHz

  • 协处理器/DSP:

    安全;SEC

  • RAM 控制器:

    DDR,SDRAM

  • 图形加速:

  • 以太网:

    10/100/1000Mbps(2)

  • 电压 - I/O:

    2.5V,3.3V

  • 工作温度:

    0°C ~ 105°C(TA)

  • 安全特性:

    密码技术,随机数发生器

  • 封装/外壳:

    783-BBGA,FCBGA

  • 供应商器件封装:

    783-FCPBGA(29x29)

  • 描述:

    IC MPU MPC85XX 667MHZ 783FCBGA

供应商 型号 品牌 批号 封装 库存 备注 价格
FREESCALE
20+
N/A
8800
只做原装正品
询价
FREESCALE
23+
BGA
96880
只做原装,欢迎来电资询
询价
FREESCA
2020+
BGA
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
NXP
23+
783FCPBGA
4568
原厂原装正品现货,代理渠道,支持订货!!!
询价
freescale/Freescaleiscreatinga
21+
FCBGA783
16
优势代理渠道,原装正品,可全系列订货开增值税票
询价
FREESCALE
731
FCBGA-783
16
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
FREESCALE
2048+
BGA
9852
只做原装正品现货!或订货假一赔十!
询价
Freescale Semiconductor - NXP
23+
783-BBGA
11200
主营:汽车电子,停产物料,军工IC
询价
FREESCAL
23+
BGA
19726
询价
Freescale(飞思卡尔)
23+
标准封装
17318
我们只是原厂的搬运工
询价