首页>MPC106ARX83TE>规格书详情
MPC106ARX83TE中文资料摩托罗拉数据手册PDF规格书
MPC106ARX83TE规格书详情
Overview
The MPC106 provides an integrated high-bandwidth, high-performance, TTL-compatible interface between a 60x processor, a secondary (L2) cache or additional (up to four total) 60x processors, the PCI bus, and main memory. This section provides a block diagram showing the major functional units of the 106 and describes briefly how those units interact.
Figure 1 shows the major functional units within the 106. Note that this is a conceptual block diagram intended to show the basic features rather than how these features are physically implemented on the device.
特性 Features
This section summarizes the major features of the 106, as follows:
• 60x processor interface
— Supports up to four 60x processors
— Supports various operating frequencies and bus divider ratios
— 32-bit address bus, 64-bit data bus
— Supports full memory coherency
— Supports optional 60x local bus slave
— Decoupled address and data buses for pipelining of 60x accesses
— Store gathering on 60x-to-PCI writes
• Secondary (L2) cache control
— Configurable for write-through or write-back operation
— Supports cache sizes of 256 Kbytes, 512 Kbytes, and 1 Mbyte
— Up to 4 Gbytes of cacheable space
— Direct-mapped
— Supports byte parity
— Supports partial update with external byte decode for write enables
— Programmable interface timing
— Supports pipelined burst, synchronous burst, or asynchronous SRAMs
— Alternately supports an external L2 cache controller or integrated L2 cache module
• Memory interface
— 1 Gbyte of RAM space, 16 Mbytes of ROM space
— Supports parity or error checking and correction (ECC)
— High-bandwidth, 64-bit data bus (72 bits including parity or ECC)
— Supports fast page mode DRAMs, extended data out (EDO) DRAMs, and synchronous DRAMs (SDRAMs)
— Supports 1 to 8 banks of DRAM/EDO/SDRAM with sizes ranging from 2 Mbyte to 128 Mbytes per bank
— ROM space may be split between the PCI bus and the 60x/memory bus (8 Mbytes each)
— Supports 8-bit asynchronous ROM or 64-bit burst-mode ROM
— Supports writing to Flash ROM
— Configurable external buffer control logic
— Programmable interface timing
• PCI interface
— Compliant with PCI Local Bus Specification, Revision 2.1
— Supports PCI interlocked accesses to memory using LOCK signal and protocol
— Supports accesses to all PCI address spaces
— Selectable big- or little-endian operation
— Store gathering on PCI writes to memory
— Selectable memory prefetching of PCI read accesses
— Only one external load presented by the MPC106 to the PCI bus
— Interface operates at 20–33 MHz
— Word parity supported
— 3.3 V/5.0 V-compatible
• Support for concurrent transactions on 60x and PCI buses
• Power management
— Fully-static 3.3-V CMOS design
— Supports 60x nap, doze, and sleep power management modes and suspend mode
• IEEE 1149.1-compliant, JTAG boundary-scan interface
• 304-pin ceramic ball grid array (CBGA) package
产品属性
- 型号:
MPC106ARX83TE
- 制造商:
MOTOROLA
- 制造商全称:
Motorola, Inc
- 功能描述:
PCI Bridge/Memory Controller
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
20+ |
SMD |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
24+ |
5000 |
公司存货 |
询价 | ||||
M |
24+ |
BGA |
200 |
进口原装正品优势供应 |
询价 | ||
MOTOROLA |
2020+ |
BGA |
4500 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
MIK |
06+ |
SMD |
2500 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
M |
2308+ |
BGA |
4862 |
只做进口原装!假一赔百!自己库存价优! |
询价 | ||
MPS/芯源 |
2025+ |
49152 |
询价 | ||||
MOTOROLA |
BGA |
1171 |
优势库存 |
询价 | |||
恩XP |
2324+ |
NA |
78920 |
二十余载金牌老企,研究所优秀合供单位,您的原厂窗口 |
询价 | ||
MIK |
23+ |
SMD |
2500 |
全新原装正品现货,支持订货 |
询价 |