首页 >丝印反查>MK2049-34SI

丝印下载 订购功能描述制造商 上传企业LOGO

MK2049-34SI

型号:MK2049-34SI;Package:SOIC;3.3 VOLT COMMUNICATIONS CLOCK VCXO PLL

Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Fixed I/O phase relationship on all selections • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8

文件:256.38 Kbytes 页数:10 Pages

RENESAS

瑞萨

MK2049-34SI

型号:MK2049-34SITR;Package:SOIC;3.3 VOLT COMMUNICATIONS CLOCK VCXO PLL

Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Fixed I/O phase relationship on all selections • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8

文件:256.38 Kbytes 页数:10 Pages

RENESAS

瑞萨

MK2049-34SI

型号:MK2049-34SI;Package:SOIC;3.3 VOLT COMMUNICATIONS CLOCK VCXO PLL

Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Fixed I/O phase relationship on all selections • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8

文件:256.38 Kbytes 页数:10 Pages

RENESAS

瑞萨

MK2049-34SI

型号:MK2049-34SITR;Package:SOIC;3.3 VOLT COMMUNICATIONS CLOCK VCXO PLL

Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Fixed I/O phase relationship on all selections • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8

文件:256.38 Kbytes 页数:10 Pages

RENESAS

瑞萨

型号:MK2049-34SI;3.3 V Communications Clock PLL

Description The MK2049-34 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34 generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clocks freq

文件:135.66 Kbytes 页数:11 Pages

ICST

型号:MK2049-34SITR;3.3 V Communications Clock PLL

Description The MK2049-34 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-34 generates T1, E1, T3, E3, ISDN, xDSL, and other communications frequencies. This allows for the generation of clocks freq

文件:135.66 Kbytes 页数:11 Pages

ICST

详细参数

  • 型号:

    MK2049-34SI

  • 制造商:

    ICS

  • 制造商全称:

    ICS

  • 功能描述:

    3.3 V Communications Clock PLL

供应商型号品牌批号封装库存备注价格
ICS
24+
SOP-20
2560
绝对原装!现货热卖!
询价
24+
5000
公司存货
询价
INTEGRATEDC
24+
2500
原装现货假一罚十
询价
UCLOCK
00+
SOP20
2255
全新原装进口自己库存优势
询价
MICROCHIP
00+
SOP/20
108
原装现货海量库存欢迎咨询
询价
ICST
23+
NA
19960
只做进口原装,终端工厂免费送样
询价
ICS
25+23+
SOP-20
35357
绝对原装正品全新进口深圳现货
询价
MICRE
18+
SOP-20
7169
全新原装现货,可出样品,可开增值税发票
询价
MICROCLOCK
2022+
25
全新原装 货期两周
询价
UCLOCK
2447
SOP20
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
更多MK2049-34SI供应商 更新时间2025-8-7 16:09:00