首页>MIMXRT1052DVJ6B>规格书详情
MIMXRT1052DVJ6B中文资料恩XP数据手册PDF规格书
MIMXRT1052DVJ6B规格书详情
1.1 Features
The i.MX RT1060 processors are based on Arm Cortex-M7 Core Platform, which has the following
features:
• Supports single Arm Cortex-M7 Core with:
— 32 KB L1 Instruction Cache
— 32 KB L1 Data Cache
— Full featured Floating Point Unit (FPU) with support of the VFPv5 architecture
— Support the Armv7-M Thumb instruction set
• Integrated MPU, up to 16 individual protection regions
• Tightly coupled GPIOs, operating at the same frequency as Arm Core
• Up to 512 KB I-TCM and D-TCM in total
• Frequency of 528 MHz
• Cortex M7 CoreSight™ components integration for debug
• Frequency of the core, as per Table 10, Operating ranges, on page 24.
The SoC-level memory system consists of the following additional components:
— Boot ROM (128 KB)
— On-chip RAM (1 MB)
– 512 KB OCRAM shared between ITCM/DTCM and OCRAM
– Dedicate 512 KB OCRAM
• External memory interfaces:
— 8/16-bit SDRAM, up to SDRAM-133/SDRAM-166
— 8/16-bit SLC NAND FLASH, with ECC handled in software
— SD/eMMC
— SPI NOR/NAND FLASH
— Parallel NOR FLASH with XIP support
— Two single/dual channel Quad SPI FLASH with XIP support
• Timers and PWMs:
— Two General Programmable Timers (GPT)
– 4-channel generic 32-bit resolution timer for each
– Each support standard capture and compare operation
— Four Periodical Interrupt Timers (PIT)
– Generic 32-bit resolution timer
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
21+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
恩XP |
23+ |
MAPBGA-196 |
12700 |
买原装认准中赛美 |
询价 | ||
恩XP |
24+ |
567 |
询价 | ||||
NA |
23+ |
NA |
26094 |
10年以上分销经验原装进口正品,做服务型企业 |
询价 | ||
恩XP |
24+ |
MAPBGA-196 |
8003 |
只做原装正品现货 |
询价 | ||
恩XP |
24+ |
PBGA-196 |
8938 |
原厂可订货,技术支持,直接渠道。可签保供合同 |
询价 | ||
恩XP |
24+ |
MAPBGA-196 |
30000 |
原装正品公司现货,假一赔十! |
询价 | ||
恩XP |
2022+ |
MAPBGA-196 |
6900 |
原厂原装,假一罚十 |
询价 | ||
恩XP |
24+ |
MAPBGA-196 |
6000 |
全新原装深圳仓库现货有单必成 |
询价 | ||
恩XP |
2021/2022+ |
N/A |
6000 |
原厂原装现货订货价格优势终端BOM表可配单提供样品 |
询价 |