首页>MCF52223CAF66>规格书详情

MCF52223CAF66中文资料PDF规格书

MCF52223CAF66
厂商型号

MCF52223CAF66

功能描述

MCF52223 ColdFire Microcontroller

文件大小

1.39557 Mbytes

页面数量

55

生产厂商 NXP Semiconductors
企业简称

nxp恩智浦

中文名称

恩智浦半导体公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2024-5-13 22:30:00

MCF52223CAF66规格书详情

Features

Feature Overview

The MCF52223 family includes the following features:

• Version 2 ColdFire variable-length RISC processor core

— Static operation

— 32-bit address and data paths on-chip

— Up to 80 MHz processor core frequency

— Sixteen general-purpose, 32-bit data and address registers

— Implements ColdFire ISA_A with extensions to support the user stack pointer register and four new instructions

for improved bit processing (ISA_A+)

— Multiply-Accumulate (MAC) unit with 32-bit accumulator to support 1616  32 or 3232  32 operations

— Illegal instruction decode that allows for 68-Kbyte emulation support

• System debug support

— Real-time trace for determining dynamic execution path

— Background debug mode (BDM) for in-circuit debugging (DEBUG_B+)

— Real-time debug support, with six hardware breakpoints (4 PC, 1 address and 1 data) configurable into a 1- or

2-level trigger

• On-chip memories

— 32-Kbyte dual-ported SRAM on CPU internal bus, supporting core and DMA access with standby power supply

support

— 256 Kbytes of interleaved flash memory supporting 2-1-1-1 accesses

• Power management

— Fully static operation with processor sleep and whole chip stop modes

— Rapid response to interrupts from the low-power sleep mode (wake-up feature)

— Clock enable/disable for each peripheral when not used

— Software controlled disable of external clock output for low-power consumption

• Universal Serial Bus On-The-Go (USB OTG) dual-mode host and device controller

— Full-speed / low-speed host controller

— USB 1.1 and 2.0 compliant full-speed / low speed device controller

— 16 bidirectional end points

— DMA or FIFO data stream interfaces

— Low power consumption

— OTG protocol logic

• Three universal asynchronous/synchronous receiver transmitters (UARTs)

— 16-bit divider for clock generation

— Interrupt control logic with maskable interrupts

— DMA support

— Data formats can be 5, 6, 7 or 8 bits with even, odd, or no parity

— Up to two stop bits in 1/16 increments

— Error-detection capabilities

— Modem support includes request-to-send (RTS) and clear-to-send (CTS) lines for two UARTs

— Transmit and receive FIFO buffers

• I2C module

— Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads

— Fully compatible with industry-standard I2C bus

— Master and slave modes support multiple masters

— Automatic interrupt generation with programmable level

• Queued serial peripheral interface (QSPI)

— Full-duplex, three-wire synchronous transfers

— Up to four chip selects available

— Master mode operation only

— Programmable bit rates up to half the CPU clock frequency

— Up to 16 pre-programmed transfers

• Fast analog-to-digital converter (ADC)

— Eight analog input channels

— 12-bit resolution

— Minimum 1.125 s conversion time

— Simultaneous sampling of two channels for motor control applications

— Single-scan or continuous operation

— Optional interrupts on conversion complete, zero crossing (sign change), or under/over low/high limit

— Unused analog channels can be used as digital I/O

• Four 32-bit timers with DMA support

— 12.5 ns resolution at 80 MHz

— Programmable sources for clock input, including an external clock option

— Programmable prescaler

— Input capture capability with programmable trigger edge on input pin

— Output compare with programmable mode for the output pin

— Free run and restart modes

— Maskable interrupts on input capture or output compare

— DMA trigger capability on input capture or output compare

• Four-channel general purpose timer

— 16-bit architecture

— Programmable prescaler

— Output pulse-widths variable from microseconds to seconds

— Single 16-bit input pulse accumulator

— Toggle-on-overflow feature for pulse-width modulator (PWM) generation

— One dual-mode pulse accumulation channel

• Pulse-width modulation timer

— Operates as eight channels with 8-bit resolution or four channels with 16-bit resolution

— Programmable period and duty cycle

— Programmable enable/disable for each channel

— Software selectable polarity for each channel

— Period and duty cycle are double buffered. Change takes effect when the end of the current period is reached

(PWM counter reaches zero) or when the channel is disabled.

— Programmable center or left aligned outputs on individual channels

— Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies

— Emergency shutdown

• Two periodic interrupt timers (PITs)

— 16-bit counter

— Selectable as free running or count down

• Real-Time Clock (RTC)

— Maintains system time-of-day clock

— Provides stopwatch and alarm interrupt functions

• Software watchdog timer

— 32-bit counter

— Low-power mode support

• Clock generation features

— Crystal, on-chip trimmed relaxation oscillator, or external oscillator reference options

— Trimmed relaxation oscillator

— Pre-divider capable of dividing the clock source frequency into the PLL reference frequency range

— System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator

— Low power modes supported

— 2n (0  n  15) low-power divider for extremely low frequency operation

• Interrupt controller

— Uniquely programmable vectors for all interrupt sources

— Fully programmable level and priority for all peripheral interrupt sources

— Seven external interrupt signals with fixed level and priority

— Unique vector number for each interrupt source

— Ability to mask any individual interrupt source or all interrupt sources (global mask-all)

— Support for hardware and software interrupt acknowledge (IACK) cycles

— Combinatorial path to provide wake-up from low-power modes

• DMA controller

— Four fully programmable channels

— Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (432-bit)

burst transfers

— Source/destination address pointers that can increment or remain constant

— 24-bit byte transfer counter per channel

— Auto-alignment transfers supported for efficient block movement

— Bursting and cycle-steal support

— Software-programmable DMA requests for the UARTs (3) and 32-bit timers (4)

• Reset

— Separate reset in and reset out signals

— Seven sources of reset:

– Power-on reset (POR)

– External

– Software

– Watchdog

– Loss of clock

– Loss of lock

– Low-voltage detection (LVD)

— Status flag indication of source of last reset

• Chip configuration module (CCM)

— System configuration during reset

— Selects one of six clock modes

— Configures output pad drive strength

— Unique part identification number and part revision number

• General purpose I/O interface

— Up to 56 bits of general purpose I/O

— Bit manipulation supported via set/clear functions

— Programmable drive strengths

— Unused peripheral pins may be used as extra GPIO

• JTAG support for system level board testing

产品属性

  • 型号:

    MCF52223CAF66

  • 功能描述:

    32位微控制器 - MCU 32-BIT MCU W/ USB FS OTG

  • RoHS:

  • 制造商:

    Texas Instruments

  • 核心:

    C28x

  • 处理器系列:

    TMS320F28x

  • 数据总线宽度:

    32 bit

  • 最大时钟频率:

    90 MHz

  • 程序存储器大小:

    64 KB 数据 RAM

  • 大小:

    26 KB 片上

  • ADC:

    Yes

  • 工作电源电压:

    2.97 V to 3.63 V

  • 工作温度范围:

    - 40 C to + 105 C

  • 封装/箱体:

    LQFP-80

  • 安装风格:

    SMD/SMT

供应商 型号 品牌 批号 封装 库存 备注 价格
NXP
2020+
LQFP100
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
NXP/恩智浦
23+
100-LQFP
25000
ARM微控制器-MCU器件-原装正品
询价
FAIRCHILD
1146+;
QFN
90
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
FAIRCHILD/仙童
1948+
QFN
6852
只做原装正品现货!或订货假一赔十!
询价
FREESCALE
21+
QFP100
6000
全新原装 公司现货 价格优
询价
nxp/NXP Semiconductors/恩智浦/
21+
LQFP100
3210
优势代理渠道,原装正品,可全系列订货开增值税票
询价
FREESCAL
23+
NA
1105
航宇科工半导体-中国航天科工集团战略合作伙伴!
询价
Freescale(飞思卡尔)
2022+
60000
原厂原装,假一罚十
询价
NXP
23+
100LQFP
9000
原装正品,支持实单
询价
NXP
21+
N/A
216
全新原装亏本出13157115792
询价