首页>MC8641DTVJ1333JE>规格书详情

MC8641DTVJ1333JE数据手册恩XP中文资料规格书

PDF无图
厂商型号

MC8641DTVJ1333JE

功能描述

32-Bit Power Architecture SoC, 2 X 1333MHz, DDR1/2, AltiVec, GbE, PCI-e, SRIO, -40 to 105C, Rev 3

制造商

恩XP 恩XP

中文名称

N智浦

数据手册

下载地址下载地址二

更新时间

2025-8-10 19:00:00

人工找货

MC8641DTVJ1333JE价格和库存,欢迎联系客服免费人工找货

MC8641DTVJ1333JE规格书详情

描述 Description

The MPC8641D uses two high-performance superscalar e600 cores running at up to 1.5 GHz. This three-issue machine has a compact 7-stage pipeline which is particularly efficient with code that branches unpredictably. It avoids the extensive delays associated with flushing a long pipeline on mispredicted branches . Unpredictable branching is typical of code paths driven by largely random arrival of different types of packets. These processors support up to 8 out-of-order instructions on the system bus that allows for making forward progress even while waiting for previous instructions to finish (ie, access to main memory required). The e600 has an on-board 128-bit vector processor for efficient data movement (useful for copying TCP payloads from kernel space to user space) and for math functions that rival a DSP.
With a large backside L2 cache for each core, the e600 benefits from high bandwidth and low latency between the processor and the L2 cache. With each core having its own L2 cache, it can be particularly efficient when the two cores are running separate operating systems and data sharing is limited. For applications that do share data between cores, low latency data sharing features are also present.
The device has dual 64 bit (72b with ECC) DDR2 memory controllers to match the bandwidth requirements of the two cores. The memory controllers can be assigned to each core for increased OS isolation, or can be shared between the cores to ensure the most efficient usage of the memory bandwidth. Accesses can be interleaved across both memory controllers, reducing the average latency to memory by increasing the number of open pages in a target memory region. Error correction codes implementing single error correction and double error detection can be optionally enabled to ensure that bit errors on the memory controller interface are corrected or at least reported to the cores. This is a requirement for any high-availability application.
There are two flexible high-performance I/O ports. Dual 8-lane PCI Express ports leverage PCI legacy with a high-performance serial point-to-point link that is commonly used to connect to a variety of other on-board high-performance devices. The 4-lane serial RapidIO port, with its low software overhead, configuration simplicity, hardware error correction, and support for both memory mapped and packet-based transactions, is very well suited as a backplane interface.
There are four Ethernet controllers, supporting 10 Mbps, 100 Mbps, and 1000 Mbps. The Ethernet controllers have advanced capabilities for TCP and UPD checksum acceleration, QoS support, and packet header manipulation. Each Ethernet controller can be converted into a FIFO mode for high-efficiency ASIC connectivity.
The MPC8641D supports flexible software implementations: symmetric multiprocessing (SMP) and Asymmetric multiprocessing. With SMP, one operating system runs on both cores, but from a programming perspective, it appears that the developer is writing a program for a single core. With Asymmetric multiprocessing, two instances of the same operating system or two entirely separate operating systems can be run on the two cores, largely unaware of each other.

供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
24+
1023FCCBGA
4568
全新原厂原装,进口正品现货,正规渠道可含税!!
询价
FREESCALE
22+
FCCBGA102333
2000
原装现货库存.价格优势
询价
恩XP
22+
NA
500000
万三科技,秉承原装,购芯无忧
询价
恩XP
2447
FCCBGA-1023(33x33)
31500
24个/托盘一级代理专营品牌!原装正品,优势现货,长
询价
恩XP
23+
1023-BCBG
11200
主营:汽车电子,停产物料,军工IC
询价
恩XP
21+
1023FCCBGA
85
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
恩XP
2023+
1023FCCBGA
8800
正品渠道现货 终端可提供BOM表配单。
询价
恩XP
2324+
NA
78920
二十余载金牌老企,研究所优秀合供单位,您的原厂窗口
询价
恩XP
21+
1023-FCCBGA(33x33)
800
100%全新原装 亚太地区XILINX、FREESCALE-NXP AD专业
询价
恩XP
23+
1023FCCBGA
85
全新原装正品现货,支持订货
询价